

# 73M1822/73M1922 MicroDAA Silicon DAA with Serial Interface

### Simplifying System Integration™

### DS\_1x22\_001

#### DESCRIPTION

The 73M1822 MicroDAA<sup>™</sup> is the world's first single-package silicon Data Access Arrangement (DAA) for data/fax modem and voice applications. It provides a serial Modem Analog Front End (MAFE) interface to popular DSP/host processors to implement a globally compliant low-cost soft modem solution.

The 73M1822 MicroDAA is available as a two-chip configuration (the 73M1922) that consists of a 73M1902 Host-Side Device and a 73M1912 Line-Side Device. The MicroDAA integrates all codec and DAA functions necessary to achieve reliable PSTN connection worldwide.

The MicroDAA uses a small pulse transformer, which can achieve more than 6 kV isolation. Power may be supplied along with data through this barrier interface to achieve superior performance in weak loop current conditions. Inherently immune to RFI and other forms of common mode interference, the patented MicroDAA technology achieves global DAA compliance with unparalleled flexibility, reliability, and cost structure and requires less than 2 square inches of a single sided PCB.

The MicroDAA supports Caller ID Type I and II, ring detection, tip/ring polarity reversal detection, hook switch control, pulse dialing, regulation of loop current (DC mask), configurable line impedance matching, line in use and parallel pickup detection.

The MicroDAA integrates billing tone filters, external clock reference, audio monitor output, and requires only a small number of low cost and commonly available external components.

The MicroDAA incorporates a configurable sample rate circuit to support soft modem and DSP-based implementations of all speeds up to V.92 (56 Kbps). Sampling rates from 7.2 kHz to 16 kHz can be easily supported.

### DATA SHEET

### April 2010

#### APPLICATIONS

- V.92 modems
- Satellite Set Top Boxes
- Fax/Multifunction Peripherals (MFP)
- Point of Sale Terminals
- Voicemail Systems
- Industrial and medical telemetry

### FEATURES

- Meets FCC, ETSI ES 203 021-2, JATE, NET4 and other PTT standards
- Configurable PSTN termination
- Up to 8 mA minimum line current operation
- 0 dBm Transmit/Receive full scale
- THD --80 dB
- 16-bit codec up to 16 kHz sample rate
- Up to 56 Kbps (V.92) performance
- Configurable sample rates (7.2 16 kHz)
- Reference clock range of 9-40 MHz
- Crystal frequency range of 9-27 MHz
- MAFE I/F with Master, Slave and Daisy Chaining
- Billing tone reject filter
- Polarity reversal detection on-chip
- GPIO for user-configurable I/O port
- Call Progress Monitor
- 3.3 V Operation
- Industrial temperature range (-40° to +85° C)
- 6 kV isolation (73M1922)
- 4-5 kV isolation (73M1822)
- 8x8 mm 42-pin QFN (73M1822)
- 20-pin TSSOP or 5x5 mm 32-pin QFN (73M1922)
- RoHS compliant (6/6) lead-free package

# **Table of Contents**

| 1 | Introduction6 |                                                       |          |  |  |  |
|---|---------------|-------------------------------------------------------|----------|--|--|--|
| 2 | Pinou         | t                                                     | 8        |  |  |  |
|   | 2.1           | 73M1902 20-Pin TSSOP Pinout                           | . 8      |  |  |  |
|   | 2.2           | 73M1912 20-Pin TSSOP Pinout                           | 10       |  |  |  |
|   | 2.3           | 73M1902 32-Pin QFN Pinout                             | 11       |  |  |  |
|   | 2.4           | 73M1912 32-Pin QFN Pinout                             | 13       |  |  |  |
|   | 2.5           | 73M1822 Pinout                                        |          |  |  |  |
|   | 2.6           | Exposed Bottom Pad on 73M1x66B QFN Packages           | 16       |  |  |  |
| 3 | Electr        | ical Characteristics and Specifications               | 17       |  |  |  |
|   | 3.1           | Isolation Barrier Characteristics                     | 17       |  |  |  |
|   | 3.2           | Electrical Specifications                             | 17       |  |  |  |
|   |               | 3.2.1 Absolute Maximum Ratings                        |          |  |  |  |
|   |               | 3.2.2 Recommended Operating Conditions                |          |  |  |  |
|   |               | 3.2.3 DC Characteristics                              |          |  |  |  |
|   | 3.3           | Serial Interface Timing Specification                 |          |  |  |  |
|   | 3.4           | Analog Specifications                                 |          |  |  |  |
|   |               | 3.4.1 DC Specifications                               |          |  |  |  |
|   | o -           | 3.4.2 Call Progress Monitor                           | 20       |  |  |  |
|   | 3.5           | 73M1x22 Line-Side Electrical Specifications (73M1912) |          |  |  |  |
|   | 3.6           | Reference and Regulation                              |          |  |  |  |
|   | 3.7<br>3.8    | AC Signal Levels<br>DC Transfer Characteristics       |          |  |  |  |
|   | 3.8<br>3.9    | Transmit Path                                         |          |  |  |  |
|   | 3.9<br>3.10   | Receive Path                                          |          |  |  |  |
|   | 3.10          | Transmit Hybrid Cancellation                          |          |  |  |  |
|   | 3.12          | Receive Notch Filter                                  |          |  |  |  |
|   | 3.13          | Detectors                                             |          |  |  |  |
|   | 0110          | 3.13.1 Over-Voltage Detector                          |          |  |  |  |
|   |               | 3.13.2 Over-Current Detector                          |          |  |  |  |
|   |               | 3.13.3 Under-Voltage Detector                         | 27       |  |  |  |
|   |               | 3.13.4 Over-Load Detector                             | 27       |  |  |  |
| 4 | Appli         | cations Information                                   |          |  |  |  |
|   | 4.1           | Example Schematic of the 73M1922 and 73M1822          |          |  |  |  |
|   | 4.2           | Bill of Materials                                     |          |  |  |  |
|   | 4.3           | Over-Voltage and EMI Protection                       | 31       |  |  |  |
|   | 4.4           | Isolation Barrier Pulse Transformer                   |          |  |  |  |
| 5 |               | ol and Status Registers                               |          |  |  |  |
|   | 5.1           | Line-Side Device Register Polling                     |          |  |  |  |
| 6 | Hardv         | vare Control Functions                                | 37       |  |  |  |
|   | 6.1           | Device Revision                                       |          |  |  |  |
|   | 6.2           | Interrupt Control                                     |          |  |  |  |
|   | 6.3           | Power Management                                      |          |  |  |  |
|   | 6.4           | Device Clock Management                               |          |  |  |  |
|   | 6.5           | GPIO Registers.                                       |          |  |  |  |
| _ | 6.6           | Call Progress Monitor                                 |          |  |  |  |
| 7 |               | and Sample Rate Management                            |          |  |  |  |
|   | 7.1           | Clock Generation with HIC (73M1902)                   |          |  |  |  |
|   | 7.2           | Crystal Oscillator                                    |          |  |  |  |
|   | 7.3           | PLL Prescaler                                         |          |  |  |  |
|   | 7.4<br>7.5    | PLL Circuit PLL System Timing Control                 | 42<br>15 |  |  |  |
| 0 |               |                                                       |          |  |  |  |
| 8 |               | Serial Interface                                      |          |  |  |  |
|   | 8.1<br>8.2    | Data and Control Frame Formats                        |          |  |  |  |
|   | 8.2<br>8.3    | Data and Control Frame Timing                         |          |  |  |  |
|   | 0.5           |                                                       | 40       |  |  |  |

|      | 8.4     | MicroDAA IN Master/Slave Configuration                           |    |
|------|---------|------------------------------------------------------------------|----|
|      | 8.5     | 73M1x22 Reset                                                    |    |
|      | 8.6     | 73M1x22 in Daisy Chain Configuration                             | 50 |
|      | 8.7     | MAFE Configuration Registers                                     |    |
|      | 8.8     | Slave Registers                                                  | 51 |
| 9    | Signa   | Processing                                                       | 52 |
|      | 9.1     | Transmit Path Signal Processing                                  |    |
|      |         | 9.1.1 General Description                                        |    |
|      |         | 9.1.2 Total Transmit Path Response                               |    |
|      |         | 9.1.3 73M1x22 Transmit Spectrum                                  |    |
|      | 9.2     | Receive Path Signal Processing                                   |    |
|      |         | 9.2.1 General Description                                        |    |
|      |         | 9.2.2 Total Receive Path Response                                | 54 |
|      | 9.3     | Signal Control Functions                                         | 55 |
|      |         | 9.3.1 Transmit and Receive Level Control                         | 55 |
| 10   | Barrie  | r Information                                                    | 57 |
|      | 10.1    | Isolation Barrier                                                |    |
|      | 10.2    | Barrier Powered Options                                          |    |
|      |         | 10.2.1 Barrier Powered Operation                                 |    |
|      |         | 10.2.2 Line Powered Operations                                   |    |
|      | 10.3    | Synchronization of the Barrier                                   |    |
|      | 10.4    | Auxiliary A/D Converter                                          | 58 |
|      | 10.5    | Auto-Poll                                                        |    |
|      | 10.6    | Barrier Control Functions                                        |    |
|      | 10.7    | Line-Side Device Operating Modes                                 |    |
|      | 10.8    | Fail-Safe Operation of the Line-Side Device                      | 60 |
| 11   | Config  | gurable Direct Access Arrangement (DAA)                          | 61 |
|      | 11.1    | Pulse Dialing                                                    | 61 |
|      | 11.2    | DC Termination                                                   | 61 |
|      |         | 11.2.1 Current Limit Detection                                   |    |
|      | 11.3    | AC Termination                                                   |    |
|      | 11.4    | Billing Tone Rejection                                           |    |
|      | 11.5    | Trans-Hybrid Cancellation                                        | 65 |
|      | 11.6    | Direct Access Arrangement Control Functions                      |    |
|      | 11.7    | International Register Settings Table for DC and AC Terminations |    |
| 12   | Line S  | Sensing and Status                                               |    |
|      | 12.1    | Auxiliary A/D Converter                                          |    |
|      | 12.2    | Ring Detection                                                   | 70 |
|      | 12.3    | Line In Use Detection (LIU)                                      |    |
|      | 12.4    | Parallel Pick Up (PPU)                                           | 70 |
|      | 12.5    | Polarity Reversal Detection                                      |    |
|      | 12.6    | Off-hook Detection of Caller ID Type II                          |    |
|      | 12.7    | Voltage and Current Detection                                    |    |
|      | 12.8    | Under Voltage Detection (UVD)                                    |    |
|      | 12.9    | Over Voltage Detection (OVD)                                     |    |
|      |         | AC Signal Over Load Detection                                    |    |
|      | 12.11   | Over Current Detection (OID)                                     | 71 |
|      |         | Line Status Functions Control Functions                          |    |
| 13   | Loopt   | back and Testing Modes                                           | 75 |
| 14   | -       | mance                                                            |    |
|      | 14.1    | DC VI Characteristics                                            |    |
|      | 14.2    | Receive                                                          |    |
| 15   | Packa   | ge Layout                                                        | 79 |
| 16   |         | ing Information                                                  |    |
| -    |         | ct Information                                                   |    |
| 17   |         |                                                                  |    |
| Revi | ision H | istory                                                           | 82 |

# Figures

| Figure 1: Simple 73M1x22 Reference Block Diagram                                      | 6          |
|---------------------------------------------------------------------------------------|------------|
| Figure 2: 73M1902 20-Pin TSSOP Pinout                                                 |            |
| Figure 3: 73M1912 20-Pin TSSOP Pinout                                                 |            |
| Figure 4: 73M1902 32-Pin QFN Pinout                                                   |            |
| Figure 5: 73M1912 32-Pin QFN Pinout                                                   |            |
| Figure 6: 73M1822 42-Pin Pinout                                                       |            |
| Figure 7: MAFE Timing Diagram                                                         |            |
| Figure 8: Call Progress Monitor Frequency Response                                    |            |
| Figure 9: Demo Board Circuit Connecting AOUT to a Speaker                             |            |
| Figure 10: Recommended Circuit for the 73M1922                                        |            |
| Figure 11: Recommended Circuit for the 73M1822                                        |            |
| Figure 12: Suggested Over-voltage Protection and EMI Suppression Circuit              |            |
| Figure 13: Clock Generation Block Diagram (assumes 8 kHz sample rate)                 |            |
| Figure 14: Crystal Oscillator with Configurable Load Current                          |            |
| Figure 15: Prescaler Block Diagram                                                    |            |
| Figure 16: PLL Block Diagram                                                          |            |
| Figure 17: Serial Port Timing Diagram                                                 |            |
| Figure 18: Data and Control Frames Timing Diagram                                     |            |
| Figure 19: Control Frame Position versus SPOS.                                        |            |
| Figure 20: SCLK and $\overline{FS}$ with SCKM = 0                                     |            |
| Figure 21: Example Connections for Master and Slave Operation                         | . 40<br>49 |
| Figure 22: Master/Slave Serial Timing Diagram                                         |            |
| Figure 23: Daisy Chaining a Master and Two Slaves                                     | 50         |
| Figure 24: Timing Diagram with One Master and Two Slaves                              |            |
| Figure 25: Transmit Path Overall Frequency Response to Fs (8 kHz)                     |            |
| Figure 26: Pass-Band Response of the Transmit Path                                    | 52         |
| Figure 27: Transmit Spectrum to 32 kHz.                                               |            |
| Figure 28: Overall Frequency Response of the Receive Path                             |            |
| Figure 29: Pass-band Response of the Overall Receive Path                             |            |
| Figure 30: Line-Side Device AC and DC Circuits                                        |            |
| Figure 31: DC-IV Characteristics                                                      |            |
| Figure 32: Tip-Ring Voltage versus Current Using Different DCIV Settings              |            |
| Figure 33: Voltage versus Current in the Seize Mode is the Same for All DCIV Settings |            |
| Figure 34: Magnitude Response of IPMF, ACZ=01 (ETSI ES 203 021-2)                     |            |
| Figure 35: Magnitude Response of Billing Tone Notch Filter                            |            |
| Figure 36: Loopback Modes Highlighted                                                 |            |
| Figure 37: Off-Hook Tip and Ring DC Characteristics                                   |            |
| Figure 38: ES 203 021-2 DC Mask with Current Limit Enabled                            | . / /      |
| Figure 39: Australian Hold State Characteristics                                      |            |
| Figure 39. Australian Hold State Characteristics                                      |            |
| Figure 40. Return Loss<br>Figure 41: 20-Pin TSSOP Package Dimensions                  |            |
| Figure 41: 20-Pin TSSOF Package Dimensions                                            |            |
|                                                                                       |            |
| Figure 43: 42-Pin QFN Package Dimensions                                              | . 80       |

# Tables

| Table 2: 73M1912 20-Pin TSSOP Pin Definitions.       10         Table 3: 73M1902 32-Pin QFN Pin Definitions.       11         Table 5: 73M1822 Pin QFN Pin Definitions       15         Table 6: Isolation Barrier Characteristics at 8 kHz Sample Rate.       17         Table 7: Absolute Maximum Device Ratings.       17         Table 8: Recommended Operating Conditions.       17         Table 9: DC Characteristics.       18         Table 11: Serial Data Port Timing at 8 kHz Sample Rate.       19         Table 11: Cefference Voltage Specification.       19         Table 12: Component Values for the Speaker Driver.       20         Table 13: Call Progress Monitor Specification       21         Table 14: Line-Side Absolute Maximum Ratings.       22         Table 15: VBG Specifications       22         Table 16: Waximum Transmit Levels.       23         Table 18: Transmit Path.       24         Table 19: Receive Path.       25         Table 20: Transmit Levels.       26         Table 21: Receive Notch Filter.       26         Table 22: Over-Voltage Detector.       27         Table 23: Over-Unald Detector.       27         Table 24: Under-Voltage Detector.       27         Table 25: Over-Load Detector.       27         Table 24: Compat                                                                                                                           | Table 1: 73M1902 20-Pin TSSOP Pin Definitions                       |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|
| Table 4: 73M1912 32-Pin QFIN PIn Definitions13Table 5: 73M1822 Pin Definitions15Table 6: Isolation Barrier Characteristics at 8 KHz Sample Rate17Table 7: Absolute Maximum Device Ratings17Table 9: DC Characteristics17Table 9: DC Characteristics18Table 9: DC Characteristics18Table 10: Serial Data Port Timing at 8 KHz Sample Rate19Table 11: Cafference Voltage Specifications19Table 12: Component Values for the Speaker Driver20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels23Table 17: Maximum DC Transmit Levels23Table 18: Transmit Path24Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Path25Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Linder-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 28: Compatible Pulse Transformer Sources32Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 27 MHz43Table 34: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 27 MHz43 <td>Table 2: 73M1912 20-Pin TSSOP Pin Definitions</td> <td>. 10</td>                                          | Table 2: 73M1912 20-Pin TSSOP Pin Definitions                       | . 10 |
| Table 5: 73M1822 Pin Definitions15Table 6: Isolation Barrier Characteristics at 8 kHz Sample Rate17Table 7: Absolute Maximum Device Ratings17Table 8: Recommended Operating Conditions17Table 8: Recommended Operating Conditions17Table 9: DC Characteristics18Table 10: Serial Data Port Timing at 8 kHz Sample Rate19Table 11: Reference Voltage Specifications19Table 12: Component Values for the Speaker Driver20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels.23Table 17: Receive Path24Table 19: Receive Path25Table 21: Receive Path26Table 22: Transmit Hybrid Cancellation Characteristics26Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Cover-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 29: Transformer Characteristics32Table 31: Alphabetical Bit Map.33Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24. S76 MHz44Table 34: Clock Generation Register Settings for Fxtal = 24. S76 MHz43Table 35: Clock Generation Register Settings for Fxtal = 27 MHz43Table 36: Clock Generation Register Settings for Fxtal = 24. S76 MHz44Table 37: P                                                                                              | Table 3: 73M1902 32-Pin QFN Pin Definitions                         | . 11 |
| Table 6: Isolation Barrier Characteristics at 8 kHz Sample Rate.       17         Table 7: Absolute Maximum Device Ratings       17         Table 8: Recommended Operating Conditions       17         Table 9: DC Characteristics       18         Table 10: Serial Data Port Timing at 8 kHz Sample Rate.       19         Table 11: Reference Voltage Specifications       19         Table 12: Component Values for the Speaker Driver       20         Table 13: Call Progress Monitor Specification       21         Table 14: Line-Side Absolute Maximum Ratings       22         Table 15: VBG Specifications       22         Table 16: Maximum Transmit Levels.       23         Table 17: Maximum DC Transmit Levels.       23         Table 18: Transmit Path.       24         Table 20: Transmit Hybrid Cancellation Characteristics.       26         Table 22: Over-Voltage Detector       27         Table 23: Over-Current Detector       27         Table 24: Cheerve Notch Filter.       26         Table 25: Over-Load Detector       27         Table 26: Reference Bill of Materials for T3M1822/T3M1922       30         Table 28: Compatible Pulse Transformer Sources       32         Table 29: Transformer Characteristics       32         Table 29: Transformer Characteristics       32<                                                                                                 | Table 4: 73M1912 32-Pin QFN Pin Definitions                         | . 13 |
| Table 7: Absolute Maximum Device Ratings17Table 8: Recommended Operating Conditions17Table 9: DC Characteristics18Table 10: Serial Data Port Timing at 8 kHz Sample Rate19Table 11: Reference Voltage Specifications19Table 12: Component Values for the Speaker Driver20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels22Table 17: Inasmit Path24Table 18: Transmit Path24Table 20: Cover-Curent Hybrid Cancellation Characteristics26Table 21: Receive Path25Table 22: Over-Voltage Detector27Table 23: Over-Curent Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Over-Load Detector27Table 27: Reference Bill of Materials for 73M1822/73M192230Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 29: Transformer Characteristics32Table 31: Alphabetical Bit Map33Table 31: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 216 MHz43Table 33: Clock Generation Register Settings for Fxtal = 216 MHz43Table 33: Signal Control55Table 34: Maphabetical Bit Map34Table 35: Clock Generation Register Settings for Fxtal = 27                                                                                                                          |                                                                     |      |
| Table 8: Recommended Operating Conditions.17Table 9: DC Characteristics18Table 10: Serial Data Port Timing at 8 kHz Sample Rate.19Table 11: Reference Voltage Specifications19Table 12: Component Values for the Speaker Driver.20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels.22Table 17: Maximum DC Transmit Levels.23Table 19: Receive Path24Table 19: Receive Path26Table 20: Transmit Hybrid Cancellation Characteristics.26Table 22: Over-Voltage Detector.27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector.27Table 25: Over-Load Detector27Table 26: Corrent Bill of Materials for T3Mt822/T3M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 30: Cock Generation Register Settings for Fxtal = 27 MHz43Table 31: Alphabetical Bit Map33Table 32: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 33: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 34: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 27 MHz43Table 34: Clock Generation Register Settings for Fxtal = 27 MHz43Table 35: Clock Generation Register Settings for Fxta                                                                   | Table 6: Isolation Barrier Characteristics at 8 kHz Sample Rate     | . 17 |
| Table 8: Recommended Operating Conditions.17Table 9: DC Characteristics18Table 10: Serial Data Port Timing at 8 kHz Sample Rate.19Table 11: Reference Voltage Specifications19Table 12: Component Values for the Speaker Driver.20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels.22Table 17: Maximum DC Transmit Levels.23Table 19: Receive Path24Table 19: Receive Path26Table 20: Transmit Hybrid Cancellation Characteristics.26Table 22: Over-Voltage Detector.27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector.27Table 25: Over-Load Detector27Table 26: Corrent Bill of Materials for T3Mt822/T3M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 30: Cock Generation Register Settings for Fxtal = 27 MHz43Table 31: Alphabetical Bit Map33Table 32: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 33: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 34: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 27 MHz43Table 34: Clock Generation Register Settings for Fxtal = 27 MHz43Table 35: Clock Generation Register Settings for Fxta                                                                   | Table 7: Absolute Maximum Device Ratings                            | . 17 |
| Table 9: DC Characteristics18Table 10: Serial Data Port Timing at 8 kHz Sample Rate.19Table 11: Reference Voltage Specifications19Table 12: Component Values for the Speaker Driver.20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels22Table 17: Maximum DC Transmit Levels23Table 18: Transmit Path.24Table 19: Receive Path25Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Path26Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Cover-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 30: Control and Status Register Map.34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 9.216 MHz.43Table 34: Clock Generation Register Settings for Fxtal = 24.50 MHz.44Table 35: Clock Generation Register Settings for Fxtal = 24.50 MHz.43Table 36: Clock Generation Register Settings for Fxtal = 24.50 MHz.43Table 36: Clock Generation Register Settings for Fxtal = 24.50 MHz.43Table 36: Clock Generation Register Settings for                                                                   |                                                                     |      |
| Table 11: Reference Voltage Specifications19Table 12: Component Values for the Speaker Driver20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels22Table 17: Maximum DC Transmit Levels23Table 18: Transmit Path24Table 19: Receive Path25Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Path25Table 22: Over-Voltage Detector27Table 23: Over-Voltage Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 29: Transformer Characteristics32Table 29: Transformer Characteristics32Table 29: Transformer Characteristics32Table 29: Compatible Pulse Transformer Sources32Table 32: Clock Generation Register Map.34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 34: Clock Generation Register Settings for Fxtal = 27.000 MHz44Table 35: Clock Generation Register Settings for Fxtal = 24.300 MHz44Table 36: Clock Generation Register Settings for Fxtal = 2.35 MHz44Table 36: Clock Generation Register Settings for Fxtal = 2.55 MHz44Table 36: Clock Generation Register Settings for Fxtal = 2.55 MHz44 <td></td> <td></td>                                                           |                                                                     |      |
| Table 11: Reference Voltage Specifications19Table 12: Component Values for the Speaker Driver20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels22Table 17: Maximum DC Transmit Levels23Table 18: Transmit Path24Table 19: Receive Path25Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Path25Table 22: Over-Voltage Detector27Table 23: Over-Voltage Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 29: Transformer Characteristics32Table 29: Transformer Characteristics32Table 29: Transformer Characteristics32Table 29: Compatible Pulse Transformer Sources32Table 32: Clock Generation Register Map.34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 34: Clock Generation Register Settings for Fxtal = 27.000 MHz44Table 35: Clock Generation Register Settings for Fxtal = 24.300 MHz44Table 36: Clock Generation Register Settings for Fxtal = 2.35 MHz44Table 36: Clock Generation Register Settings for Fxtal = 2.55 MHz44Table 36: Clock Generation Register Settings for Fxtal = 2.55 MHz44 <td>Table 10: Serial Data Port Timing at 8 kHz Sample Rate</td> <td>. 19</td> | Table 10: Serial Data Port Timing at 8 kHz Sample Rate              | . 19 |
| Table 12: Component Values for the Speaker Driver.20Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels.23Table 17: Maximum DC Transmit Levels.23Table 18: Transmit Path.24Table 19: Receive Path26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector.27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 29: Cock Generation Register Map.33Table 31: Alphabetical Bit Map33Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 34: Clock Generation Register Settings for Fxtal = 24.000 MHz.44Table 35: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 37: PLL System Timing Controls55Table 40: Transmit Gain Control55Table 41: Receive Gain Control55Table 42: DAc Control Functions55Table 44: DAA Control Functions55Table 44: DAA Control Functions55Table 44: DAA Control Functions55Table 44: DAA Control Functions56Table 45: Recommened Register Settin                                                                                                                                                    | Table 11: Reference Voltage Specifications                          | . 19 |
| Table 13: Call Progress Monitor Specification21Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels22Table 17: Maximum DC Transmit Levels23Table 18: Transmit Path.24Table 19: Receive Path25Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map34Table 33: Clock Generation Register Settings for Fxtal = 27 MHz43Table 34: Clock Generation Register Settings for Fxtal = 27. SMHz44Table 35: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls45Table 37: PLL System Timing Control55Table 37: Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Control55Table 37: PLL System Timing Control55Table 37: PLL System Timing Control55Table 44: DAA Control Functions59Table 43: Trans-Hybrid Cancellation65Table 43: Tran                                                                                                                         | Table 12: Component Values for the Speaker Driver                   | . 20 |
| Table 14: Line-Side Absolute Maximum Ratings22Table 15: VBG Specifications22Table 16: Maximum Transmit Levels22Table 17: Maximum DC Transmit Levels23Table 18: Transmit Path.24Table 19: Receive Path25Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 25: Cover-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map33Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 34: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.576 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls55Table 38: Behavior of SCLK under SCKM48Table 39: Glock Generation Register Settings for Fxtal = 25.35 MHz44Table 39: Table 40: Transmit Gain Control56Table 41: Receive Gain Control55Table 43: Trans-Hybrid Cancellation55Table 44: DAA Control Functions55Tab                                                                                                                         |                                                                     |      |
| Table 15: VBG Specifications22Table 17: Maximum DC Transmit Levels22Table 17: Maximum DC Transmit Levels23Table 18: Transmit Path24Table 19: Receive Path26Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 26: Reference Bill of Materials for Figure 1231Table 29: Transformer Characteristics32Table 30: Control and Status Register Map33Table 31: Clock Generation Register Settings for Fxtal = 27 MHz43Table 32: Clock Generation Register Settings for Fxtal = 24.076 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.576 MHz44Table 37: PLL System Timing Controls45Table 37: PLL System Timing Controls55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: DAA Control Functions55Table 43: Trans-Hybrid Cancellation56Table 44: DAA Control Functions55Table 44: DAA Control Functions55Table 44: Line Sensing Control Functions56Table 44: Line Sensing Control Functions55Table 44: Line Sensing Control Functions <t< td=""><td></td><td></td></t<>                                                                                              |                                                                     |      |
| Table 16: Maximum Transmit Levels.22Table 17: Maximum DC Transmit Levels.23Table 18: Transmit Path.24Table 19: Receive Path25Table 20: Transmit Hybrid Cancellation Characteristics.26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector.27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector.27Table 25: Over-Load Detector.27Table 26: Reference Bill of Materials for 73M1822/73M1922.30Table 27: Reference Bill of Materials for Figure 12.31Table 28: Compatible Pulse Transformer Sources32Table 28: Compatible Pulse Transformer Sources32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map33Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 27 MHz43Table 34: Clock Generation Register Settings for Fxtal = 27 MHz43Table 35: Clock Generation Register Settings for Fxtal = 27 MHz43Table 36: Clock Generation Register Settings for Fxtal = 27 MHz43Table 36: Clock Generation Register Settings for Fxtal = 27 MHz43Table 36: Clock Generation Register Settings for Fxtal = 27 MHz43Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls55Table 40: Transmit Gain Control55Table 4                                                                   |                                                                     |      |
| Table 18: Transmit Path.24Table 19: Receive Path25Table 20: Transmit Hybrid Cancellation Characteristics.26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector.27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector.27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M1922.30Table 26: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map.33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls55Table 40: Transmit Gain Control55Table 41: Receive Gain Control55Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions59Table 44: Line Sensing Control Functions72                                                                                                                                                                                                                                     |                                                                     |      |
| Table 19: Receive Path25Table 20: Transmit Hybrid Cancellation Characteristics.26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Over-Load Detector27Table 27: Reference Bill of Materials for 73M1822/73M192230Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 43: Trans-Hybrid Cancellation55Table 44: DAA Control Functions56Table 43: Trans-Hybrid Cancellation55Table 44: DAA Control Functions59Table 45: Line Sensing Control Functions55Table 44: Line Sensing Control Functions55Table 45: Line Sensing Control Functions55Table 46: Line Sensing Control                                                                                                                         | Table 17: Maximum DC Transmit Levels                                | . 23 |
| Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 24.500 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 24.35 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 30: Signal Control Functions55Table 31: Trans-Hybrid Cancellation55Table 32: Trans-Hybrid Cancellation56Table 34: Trans-Hybrid Cancellation56Table 34: Clock Register Settings for International Compatibility69Table 34: Transmit Gain Control55Table 34: Transmit Gain Control55Table 34: Transmit Gain Control55Table 44: DAA Control Functions59Table 44: DAA Control                                                                                               | Table 18: Transmit Path                                             | .24  |
| Table 20: Transmit Hybrid Cancellation Characteristics26Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 24.500 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 24.35 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 30: Signal Control Functions55Table 31: Trans-Hybrid Cancellation55Table 32: Trans-Hybrid Cancellation56Table 34: Trans-Hybrid Cancellation56Table 34: Clock Register Settings for International Compatibility69Table 34: Transmit Gain Control55Table 34: Transmit Gain Control55Table 34: Transmit Gain Control55Table 44: DAA Control Functions59Table 44: DAA Control                                                                                               |                                                                     |      |
| Table 21: Receive Notch Filter26Table 22: Over-Voltage Detector27Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map33Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.000 MHz43Table 36: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 37: PLL System Timing Controls45Table 39: Signal Control Functions55Table 39: Signal Control Functions55Table 40: Trans-Hybrid Cancellation55Table 42: Barrier Control Functions56Table 44: DAA Control Functions55Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions65                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                     |      |
| Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions56Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                      |                                                                     |      |
| Table 23: Over-Current Detector27Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions56Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                      | Table 22: Over-Voltage Detector                                     | . 27 |
| Table 24: Under-Voltage Detector27Table 25: Over-Load Detector27Table 26: Reference Bill of Materials for 73M1822/73M192230Table 27: Reference Bill of Materials for Figure 1231Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map33Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls45Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                          |                                                                     |      |
| Table 25: Over-Load Detector.27Table 26: Reference Bill of Materials for 73M1822/73M1922.30Table 27: Reference Bill of Materials for Figure 12.31Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map.33Table 31: Alphabetical Bit Map.34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz.43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz.43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz.44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz.44Table 37: PLL System Timing Controls45Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                   |                                                                     |      |
| Table 26: Reference Bill of Materials for 73M1822/73M1922                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                     |      |
| Table 27: Reference Bill of Materials for Figure 12.31Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map.33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                     |      |
| Table 28: Compatible Pulse Transformer Sources32Table 29: Transformer Characteristics32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                     |      |
| Table 29: Transformer Characteristics32Table 30: Control and Status Register Map33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                     |      |
| Table 30: Control and Status Register Map.33Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz.43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz.43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz.44Table 36: Clock Generation Register Settings for Fxtal = 24.000 MHz.44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz.44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM.48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                     |      |
| Table 31: Alphabetical Bit Map34Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                     |      |
| Table 32: Clock Generation Register Settings for Fxtal = 27 MHz43Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Table 31: Alphabetical Bit Map                                      | . 34 |
| Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz.43Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz.43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz.44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz.44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM.48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions.59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions.72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                     |      |
| Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz.43Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz.44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz.44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM.48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions.59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions.65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions.72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                     |      |
| Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz.44Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz.44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM.48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions.59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions.65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions.72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz. | . 43 |
| Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz.44Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM.48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions.59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions.65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions.72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz | . 44 |
| Table 37: PLL System Timing Controls45Table 38: Behavior of SCLK under SCKM.48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions.59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions.65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions.72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz  | . 44 |
| Table 38: Behavior of SCLK under SCKM.48Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                     |      |
| Table 39: Signal Control Functions55Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                     |      |
| Table 40: Transmit Gain Control55Table 41: Receive Gain Control56Table 42: Barrier Control Functions59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                     |      |
| Table 41: Receive Gain Control56Table 42: Barrier Control Functions.59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions.65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions.72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                     |      |
| Table 42: Barrier Control Functions.59Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions.65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions.72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                     |      |
| Table 43: Trans-Hybrid Cancellation65Table 44: DAA Control Functions65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                     |      |
| Table 44: DAA Control Functions.65Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions.72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                     |      |
| Table 45: Recommended Register Settings for International Compatibility69Table 46: Line Sensing Control Functions72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                     |      |
| Table 46: Line Sensing Control Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                     |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                     |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Table 47: Loopback Modes                                            |      |
| Table 48: Loopback Controls                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                     |      |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Table 49: Order Numbers and Packaging Marks                         | . 81 |
| Table 40, Order Numbers and Deckering Marks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Table 49: Order Numbers and Packaging Marks                         | . 81 |

# **1** Introduction

The 73M1922 MicroDAA is a two-device chip set that consists of a 73M1902 Host-Side Device and a 73M1912 Line-Side Device that can be used in any voice-band PSTN telephone interface application requiring a CODEC. The 73M1822 is a single-package MicroDAA with the same interfaces. Each connects directly between a host processor and the telephone network with a low-cost pulse transformer to provide the required high-voltage isolation. A few low-cost components complete the interface to the network. The pulse transformer transmits encoded digital data rather than analog signals as with other transformer designs. Data is transmitted and received without the usual degradation from common mode noise and magnetic coupling typical of other capacitive and voice-band transformer techniques. The data stream passed between the Host-Side and Line-Side Devices includes the media stream data, control, status and clocking information.

The data sheet describes both the 73M1922 and 73M1822, which will be collectively referred to as the 73M1x22 in this document.

The Host-Side Device uses a serial data port for transferring transmit and receive data, status and control information to a host. This interface is compatible with most DSP and high-performance processor synchronous serial CODEC interfaces.

All media stream data and control information between the Host-Side Device and Line-Side Device of the 73M1822 and 73M1922 are transferred across the pulse transformer. Clocking information used by the Line-Side Device is embedded in the bit stream received from the Host-Side Device and reconstructed by the Line-Side Device of the 73M1822 or 73M1922.

On start up, the Host-Side Device provides power to the Line-Side Device through the transformer. After going off-hook, the Line-Side Device is capable of being powered from the PSTN network. The only physical connections between the devices are the primary side of the pulse transformer that is connected to the Host-Side Device and the secondary side to the Line-Side Device.

Figure 1 shows a reference block diagram of the 73M1922 connected by a pulse transformer and example external line interface circuitry shown for clarification.



### Figure 1: Simple 73M1x22 Reference Block Diagram

The Host-Side Device (73M1902) consists of:

- 1. Modem Analog Front End (MAFE) Interface Block
- 2. Transmit Interpolation Filter (TIF)
- 3. Receive Decimation Filter (RDF)
- 4. Modem-Side Barrier Interface Circuit (MSBI)

The Line-Side Device (73M1912 / 73M1822) consists of:

- 1. Digital Sigma Delta Modulator (DSDM)
- 2. Transmit Analog Front End (TxAFE)
- 3. Receive Analog Front End (RxAFE) including Sigma Delta Modulator (ASDM)
- 4. Sinc^3 Filter (Sinc3)
- 5. On-chip Line Interface Circuit (ONLIC)
- 6. Line-Side Barrier Interface Circuit (LSBI)

The transmit data (TxData) is interpolated up within TIF (Transmit Interpolation Filter) from the sampling frequency (Fs) to twice the sampling frequency resulting in TxD.

Control information (CTL) is time-division multiplexed with TxD, serialized within MSBI, and sent across the barrier to 73M1912 LIC (Line Interface Circuitry). This is then received and processed within LSBI and separated into TxD and CTL. TxD is digitally sigma-delta modulated to form a serialized Transmit Bit Stream (TBS). The TBS is D/A converted for final transmission to the line. CTL is used to control various features of the Line-Side Device.

On the receive side, the received analog signal from the line is sigma-delta modulated to form a serialized Receive Bit Stream (RBS). RBS is decimated down to twice the sampling frequency as RxD and time-division multiplexed with status Information (STA) from the Auxiliary A/D regarding line condition in LSBI block and transmitted to the Host-Side Device. The MSBI processes this data and separates it into RxD and STA. Rxd is further decimated to down to Fs and sent to the host through the MAFE interface. STA is sent to the host through the MAFE interface using a different time slot.

# 2 Pinout

The 73M1922 consists of two devices, the 73M1902 and the 73M1912, which are available as 20-pin TSSOP packages and as 32-pin QFN package sets.

## 2.1 73M1902 20-Pin TSSOP Pinout

Figure 2 shows the 73M1902 20-pin TSSOP pinout.



#### Figure 2: 73M1902 20-Pin TSSOP Pinout

Table 1 describes the pin functions for the device. Decoupling capacitors on the power supplies should be included for each pair of supply pins.

| Pin<br>Number | Pin<br>Name | Туре | Description                                                                                                                 |
|---------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------|
| 1             | FSD         | 0    | Frame synchronization (FS) delayed                                                                                          |
| 2             | FS          | 0    | Frame synchronization                                                                                                       |
| 3             | VND         | GND  | Negative digital ground                                                                                                     |
| 4             | VPD/VPPLL   | PWR  | Positive digital/PLL supply                                                                                                 |
| 5             | OSCIN/MCLK  | I    | Crystal oscillator circuit input pin.<br>Input from an external clock source. Crystal frequency range<br>is 9 MHz – 27 MHz. |
| 6             | OSCOUT      | 0    | Crystal oscillator output pin. (N.C. with external oscillator)                                                              |
| 7             | VNA/VNPLL   | GND  | Negative analog/PLL ground                                                                                                  |
| 8             | AOUT        | 0    | Call progress audio output                                                                                                  |
| 9             | TYPE        | I    | Type of frame sync. 0 = late (mode0), 1 = early (mode1).<br>Weak-pulled high – default = early.                             |
| 10            | VPA/VPM     | PWR  | Positive analog supply                                                                                                      |
| 11            | VNM/VNT     | GND  | Negative barrier interface supply / negative transformer supply                                                             |
| 12            | M/S         | I    | Master/slave control, reset at a transition.                                                                                |
| 13            | PRM         | I/O  | Pulse transformer primary minus                                                                                             |

| Table 1: 73M1902 20-Pin T | SSOP Pin Definitions |
|---------------------------|----------------------|
|---------------------------|----------------------|

| 14 | PRP      | I/O | Pulse transformer primary plus                                                                                                   |
|----|----------|-----|----------------------------------------------------------------------------------------------------------------------------------|
| 15 | VPD      | PWR | Positive digital supply, positive transformer supply                                                                             |
| 16 | INT/RGDT | 0   | Ring detection indicator or other Interrupts<br>Open drain                                                                       |
| 17 | SCLK     | 0   | Serial interface clock. With continuous SCLK selected,<br>Frequency = 256*Fs (=1.8432MHz for Fs=7.2kHz, 2.048MHz<br>for Fs=8kHz) |
| 18 | VND      | GND | Negative digital ground                                                                                                          |
| 19 | SDIN     | I   | Serial data input (or output from the controller to 73M1902)                                                                     |
| 20 | SDOUT    | 0   | Serial data output (or input to the controller from 73M1902)                                                                     |

## 2.2 73M1912 20-Pin TSSOP Pinout

Figure 3 shows the 73M1912 20-pin TSSOP pinout.



### Figure 3: 73M1912 20-Pin TSSOP Pinout

Table 2 describes the pin functions for the device. Decoupling capacitors on the power supplies should be included for each pair of supply pins.

| Pin<br>Number | Pin Name | Туре | Description                                              |
|---------------|----------|------|----------------------------------------------------------|
| 1             | DCI      | I    | DC loop input                                            |
| 2             | RGN      | I    | Ring detect negative voltage input                       |
| 3             | RGP      | I    | Ring detect positive voltage input                       |
| 4             | OFH      | 0    | Off-hook control                                         |
| 5             | VND/VNX  | GND  | Digital/analog negative supply voltage                   |
| 6             | SCP      | I/O  | Positive side of the secondary pulse transformer winding |
| 7             | MID      | I/O  | Charge pump midpoint                                     |
| 8             | VPX      | PWR  | Supply from the barrier, connect to VPD                  |
| 9             | SRE      | I    | Voltage regulator sense                                  |
| 10            | SRB      | 0    | Voltage regulator drive                                  |
| 11            | VBG      | 0    | VBG bypass, connect to 0.1 µF capacitor to VNS           |
| 12            | ACS      | I    | AC current sense                                         |
| 13            | VNX/VNS  | GND  | Digital/analog negative supply voltage                   |
| 14            | VPD/VPS  | PWR  | Digital/analog positive supply voltage                   |
| 15            | RXP      | I    | Receive plus – signal input                              |
| 16            | RXM      | I    | Receive minus – signal input                             |
| 17            | ТХМ      | 0    | Transmit minus – signal output                           |
| 18            | DCD      | 0    | DC loop drive                                            |
| 19            | DCS      | I    | DC loop current sense                                    |
| 20            | DCG      | 0    | DC loop drive                                            |

#### Table 2: 73M1912 20-Pin TSSOP Pin Definitions

## 2.3 73M1902 32-Pin QFN Pinout

Figure 4 shows the 73M1902 32-pin QFN pinout.



### Figure 4: 73M1902 32-Pin QFN Pinout

Table 3 describes the pin functions for the device. Decoupling capacitors on the power supplies should be included for each pair of supply pins.

| Pin<br>Number | Pin Name   | Туре | Description                                                                                                                           |
|---------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------|
| 1             | VND        | GND  | Negative digital ground                                                                                                               |
| 2             | GPIO5      | I/O  | Configurable digital input/output pins                                                                                                |
| 3             | GPIO4      | I/O  | Configurable digital input/output pins                                                                                                |
| 4             | VPD/VPPLL  | PWR  | Positive digital/PLL supply                                                                                                           |
| 5             | OSCIN/MCLK | I    | Crystal oscillator circuit input pin.<br>Input from an external clock source.<br>Crystal frequency range supported is 9 MHz – 27 MHz. |
| 6             | OSCOUT     | 0    | Crystal oscillator output pin. (N.C. with external oscillator)                                                                        |
| 7             | VNA/VNPLL  | GND  | Negative analog/PLL ground                                                                                                            |
| 8             | VNA/VNPLL  | GND  | Negative analog/PLL ground                                                                                                            |
| 9             | VBG        | 0    | Band gap voltage reference monitor                                                                                                    |
| 10            | AOUT       | 0    | Call progress audio output                                                                                                            |
| 11            | TOUT       | 0    | Digital test output                                                                                                                   |
| 12            | TYPE       | I    | Type of frame sync. 0 = late (mode0), 1 = early (mode1).<br>Weak-pulled high – default = early.                                       |
| 13            | VPA/VPM    | PWR  | Positive analog supply                                                                                                                |

Table 3: 73M1902 32-Pin QFN Pin Definitions

| Pin<br>Number | Pin Name | Туре | Description                                                                                                                      |
|---------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------|
| 14            | SCKM     | Ι    | Controls the SCLK behavior after $\overline{FS}$ . Weak-pulled high – default = continuous SCLK                                  |
| 15            | VNM/VNT  | GND  | Negative barrier interface/transformer supply                                                                                    |
| 16            | M/S      | I    | Master/slave control, reset at a transition                                                                                      |
| 17            | PRM      | I/O  | Pulse transformer primary minus                                                                                                  |
| 18            | PRP      | I/O  | Pulse transformer primary plus                                                                                                   |
| 19            | RST      | I    | Factory test mode – leave open                                                                                                   |
| 20            | VPD      | PWR  | Positive digital supply, positive transformer supply                                                                             |
| 21            | LEV      | 0    | Test output (CMOS level)                                                                                                         |
| 22            | INT/RGDT | 0    | Ring detection indicator or other Interrupts.<br>Open drain                                                                      |
| 23            | SCLK     | 0    | Serial interface clock. With continuous SCLK selected,<br>Frequency = 256*Fs (=1.8432MHz for Fs=7.2kHz, 2.048MHz<br>for Fs=8kHz) |
| 24            | VND      | GND  | Negative digital ground                                                                                                          |
| 25            | SDIN     | I    | Serial data input (or output from the controller to 73M1902)                                                                     |
| 26            | SDOUT    | 0    | Serial data output (or input to the controller from 73M1902)                                                                     |
| 27            | VPD      | PWR  | Positive digital supply, positive transformer supply                                                                             |
| 28            | FSD      | 0    | FS delayed                                                                                                                       |
| 29            | FS       | 0    | Frame synchronization                                                                                                            |
| 30            | VND      | GND  | Negative digital ground                                                                                                          |
| 31            | GPIO7    | I/O  | Configurable digital input/output pins                                                                                           |
| 32            | GPIO6    | I/O  | Configurable digital input/output pins                                                                                           |

### 2.4 73M1912 32-Pin QFN Pinout

Figure 5 shows the 73M1912 32-pin QFN pinout.



#### Figure 5: 73M1912 32-Pin QFN Pinout

Table 4 describes the pin functions for the device. Decoupling capacitors on the power supplies should be included for each pair of supply pins.

| Pin<br>Number | Pin<br>Name | Туре | Description                                                               |
|---------------|-------------|------|---------------------------------------------------------------------------|
| 1             | СКО         | 0    | Test point for recovered clock                                            |
| 2             | OFH         | 0    | Off-hook control                                                          |
| 3             | CKI         | Ι    | Test input for clock                                                      |
| 4             | VND/VNX     | GND  | Digital/analog negative supply voltage                                    |
| 5             | SCP         | I/O  | Positive side of the secondary pulse transformer winding                  |
| 6             | MID         | I/O  | Charge pump midpoint                                                      |
| 7             | SCM         | I/O  | Negative side of the secondary pulse transformer winding                  |
| 8             | VPX         | PWR  | Supply from the barrier side, connect to VPD                              |
| 9             | RCT         | I    | External rectification – disables internal rectifier when low, leave open |
| 10            | BYP         | Ι    | Factory test mode – leave open                                            |
| 11            | SRE         | Ι    | Voltage regulator sense                                                   |
| 12            | SRB         | 0    | Voltage regulator drive                                                   |
| 13            | VNS         | GND  | Analog/digital negative supply voltage                                    |
| 14            | VBG         | 0    | VBG bypass, connect to 0.1µF capacitor to VPS                             |
| 15            | ACS         | Ι    | AC current sense                                                          |
| 16            | VNS         | GND  | Analog/digital negative supply voltage                                    |

#### Table 4: 73M1912 32-Pin QFN Pin Definitions

| Pin<br>Number | Pin<br>Name | Туре | Description                                      |
|---------------|-------------|------|--------------------------------------------------|
| 17            | VPS         | PWR  | Analog/digital positive supply voltage           |
| 18            | RXP         | I    | Receive plus – signal input                      |
| 19            | RXM         | I    | Receive minus – signal input                     |
| 20            | SACIN       | I    | Caller ID mode AC impedance connection           |
| 21            | ТХМ         | 0    | Transmit minus – transhybrid cancellation output |
| 22            | TST         | I    | Factory test mode – leave open                   |
| 23            | RST         | I    | Factory test mode – leave open                   |
| 24            | DCD         | 0    | DC loop drive                                    |
| 25            | DCS         | I    | DC loop current sense                            |
| 26            | DCG         | 0    | DC loop drive                                    |
| 27            | DCI         | I    | DC loop input                                    |
| 28            | RGN         | I    | Ring detect negative voltage input               |
| 29            | RGP         | I    | Ring detect positive voltage input               |
| 30            | VNS         | GND  | Analog/digital negative supply voltage           |
| 31            | GPI         | I    | General purpose input (test pin)                 |
| 32            | GPO         | 0    | General purpose output (test pin)                |

## 2.5 73M1822 Pinout

Figure 6 shows the 73M1822 42-pin pinout.





Table 5 describes the pin functions for the device. Decoupling capacitors on the power supplies should be included for each pair of supply pins.

| Table 5: 73N | 11822 Pin | Definitions |
|--------------|-----------|-------------|
|--------------|-----------|-------------|

| Pin<br>Number | Pin Name  | Туре | Description                                                                                                                          |
|---------------|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1             | PRP       | I/O  | Pulse transformer primary plus                                                                                                       |
| 2             | PRM       | I/O  | Pulse transformer primary minus                                                                                                      |
| 3             | VPD/VPT   | PWR  | Positive digital/transformer supply                                                                                                  |
| 4             | INT/RGDT  | 0    | Ring detection indicator or other Interrupts<br>Open drain                                                                           |
| 5             | SCLK      | 0    | Serial interface clock. With continuous SCLK selected,<br>Frequency = 256*Fs (=1.8432 MHz for Fs=7.2 kHz, 2.048 MHz<br>for Fs=8 kHz) |
| 6             | SDIN      | I    | Serial data input (or output from the controller to the 73M1822)                                                                     |
| 7             | SDOUT     | 0    | Serial data output (or input to the controller from the 73M1822)                                                                     |
| 8             | FSD       | 0    | FS delayed                                                                                                                           |
| 9             | FS        | 0    | Frame synchronization                                                                                                                |
| 10            | VND       | GND  | Negative digital ground                                                                                                              |
| 11            | GPIO      | I/O  | Configurable digital input/output pins                                                                                               |
| 12            | VND       | GND  | Negative digital ground                                                                                                              |
| 13            | VPD/VPPLL | PWR  | Positive digital supply                                                                                                              |

| Pin<br>Number | Pin Name   | Туре | Description                                                                                                                           |
|---------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------|
| 14            | OSCIN/MCLK | I    | Crystal oscillator circuit input pin.<br>Input from an external clock source. Crystal frequency range<br>supported is 9 MHz – 27 MHz. |
| 15            | OSCOUT     | 0    | Crystal oscillator output pin. (N.C. with external oscillator)                                                                        |
| 16            | VNA/VNPLL  | GND  | Negative PLL ground                                                                                                                   |
| 17            | VNA        | GND  | Negative analog ground                                                                                                                |
| 18            | AOUT       | 0    | Call progress audio output                                                                                                            |
| 19            | VPA/VPM    | PWR  | Positive analog supply                                                                                                                |
| 20            | VNM/VNT    | GND  | Negative transformer supply                                                                                                           |
| 21            | M/S        | I    | Master or slave selection / reset - active during transition                                                                          |
| 22            | SRE        | I    | S/Sh regulator sense                                                                                                                  |
| 23            | SRB        | 0    | S/Sh regulator drive                                                                                                                  |
| 24            | VBG        | 0    | VBG bypass, connect to 0.1uF capacitor to VPS                                                                                         |
| 25            | ACS        | I    | AC current sense                                                                                                                      |
| 26            | VNS        | GND  | LIC analog/digital negative ground                                                                                                    |
| 27            | VPS        | PWR  | LIC analog/digital positive supply voltage                                                                                            |
| 28            | RXP        | I    | Receive plus -signal input                                                                                                            |
| 29            | RXM        | I    | Receive minus - signal input                                                                                                          |
| 30            | ТХМ        | 0    | Transmit minus - signal output                                                                                                        |
| 31            | DCD        | 0    | DCD for integrated Darlington                                                                                                         |
| 32            | DCS        | I    | DC loop current sense                                                                                                                 |
| 33            | DCG        | 0    | DC loop drive                                                                                                                         |
| 34            | DCI        | I    | DC loop input                                                                                                                         |
| 35            | RGM        | I    | Ring minus voltage input                                                                                                              |
| 36            | RGP        | I    | Ring plus voltage input                                                                                                               |
| 37            | OFH        | 0    | Off-hook control                                                                                                                      |
| 38            | M20BP      | I    | Substrate connection. Connect to VNX.                                                                                                 |
| 39            | VND/VNX    | GND  | LIC digital/analog negative ground                                                                                                    |
| 40            | SCP        | I/O  | Positive side of the secondary pulse transformer winding                                                                              |
| 41            | MID        | I/O  | Charge pump -normally left open                                                                                                       |
| 42            | VPX        | PWR  | LIC supply from the barrier side                                                                                                      |

## 2.6 Exposed Bottom Pad on 73M1x66B QFN Packages

The 73M1822 and 73M1922 QFN packages have exposed pads on the underside that are intended for device manufacturing purposes. These exposed pads are not intended for thermal relief (heat dissipation) and should not be soldered to the PCB. Soldering of the exposed pad could also compromise electrical isolation/insulation requirements for proper voltage isolation. Avoid any PCB traces or through-hole vias on the PCB beneath the exposed pad area.

# **3** Electrical Characteristics and Specifications

## 3.1 Isolation Barrier Characteristics

Table 6 provides the characteristics of the 73M1x22 Isolation Barrier.

#### Table 6: Isolation Barrier Characteristics at 8 kHz Sample Rate

| Parameter                             | Rating     |
|---------------------------------------|------------|
| Barrier frequency                     | 768 kHz    |
| Data transfer rate across the barrier | 1.536 Mbps |

## 3.2 Electrical Specifications

This section provides the absolute maximum ratings, the recommended operating conditions and the DC characteristics.

### 3.2.1 Absolute Maximum Ratings

Table 7 lists the maximum operating conditions for the 73M1x22. Permanent device damage may occur if absolute maximum ratings are exceeded. Exposure to the extremes of the absolute maximum rating for extended periods may affect device reliability.

| Parameter                        | Min         | Max | Unit |
|----------------------------------|-------------|-----|------|
| Supply voltage                   | -0.5        | 4.0 | V    |
| Pin input voltage (except OSCIN) | -0.5        | 6.0 | V    |
| Pin input voltage (OSCIN)        | -0.5 to VDD | 0.5 | V    |

#### **Table 7: Absolute Maximum Device Ratings**

### 3.2.2 Recommended Operating Conditions

Function operation should be restricted to the recommended operating conditions specified in Table 8.

### **Table 8: Recommended Operating Conditions**

| Parameter                                | Min   | Max | Unit |
|------------------------------------------|-------|-----|------|
| Supply voltage (VDD) with respect to VSS | 3.0 V | 3.6 | V    |
| Operating temperature                    | 0     | 85  | °C   |

## 3.2.3 DC Characteristics

Table 9 lists the 73M1x22 DC characteristics.

| Table 9 | : DC | Characteristics |
|---------|------|-----------------|
|---------|------|-----------------|

| Parameter                                                       |                     | Condition             | Min            | Nom | Мах       | Unit |
|-----------------------------------------------------------------|---------------------|-----------------------|----------------|-----|-----------|------|
| Input low voltage                                               | VIL                 | -                     | -0.5           | -   | 0.2 * VDD | V    |
| Input high voltage<br>(except OSCIN)                            | VIH1                | _                     | 0.7 VDD        | -   | 5.5       | V    |
| Input High Voltage<br>OSCIN                                     | VIH2                | _                     | 0.7 VDD        | -   | VDD + 0.5 | V    |
| Output low voltage<br>(except OXCOUT, FS,<br>SCLK, SDOUT)       | VOL                 | IOL=4 mA              | -              | -   | 0.45      | V    |
| Output low voltage<br>OSCOUT                                    | VOLOSC              | IOL=3 mA              | _              | -   | 0.7       | V    |
| Output Low Voltage<br>FS, SCLK, SDOUT                           | VOL                 | IOL = 1mA             | -              | -   | 0.45      | V    |
| Output high voltage<br>(except OSCOUT, FS,<br>FSD, SCLK, SDOUT) | VOH                 | IOH=-4 mA             | VDD - 0.45     | _   | _         | V    |
| Output High Voltage<br>OSCOUT                                   | VOHOSC              | IOH =-3.0 mA          | VDD - 0.9      | -   | _         | V    |
| Output high voltage<br>FS, FSD, SCLK, SDOUT                     | VOH                 | IOH=-1 mA             | VDD - 0.45     | -   | _         | V    |
| Input low leakage current                                       | IIL1                | VSS < Vin < VIL1      | 10             | -   | 40        | μA   |
| Input high leakage current                                      | IIH1                | VIH1 < Vin < 5.5      |                | _   | 1         | μA   |
| Input Leakage Current<br>OSCIN                                  | IIL2                | VSS < Vin < VIL2      | 1              | -   | 30        | μA   |
| Input High Leakage Current<br>OSCIN                             | IIH2                | VIH2 < Vin < VDD      | 1              | -   | 10        | μA   |
|                                                                 | IDD curren          | t at 3.0 V – 3.6 V No | minal at 3.3 V |     |           |      |
| Active digital current                                          | IDD1 <sub>dig</sub> | -                     | _              | 1.0 | 1.5       | mA   |
| Active PLL current                                              | IDD1 <sub>pll</sub> | -                     | —              | 1.0 | 1.5       | mA   |
| Active analog current                                           | IDD1 <sub>ana</sub> | -                     | _              | 12  | 17        | mA   |
| IDD total current*                                              | IDD1                | -                     | -              | 15  | 20        | mA   |
| IDD total current*                                              | IDD2                | _                     | -              | 20  | 30        | mA   |
| IDD current<br>PWDN=1                                           | IDD2                | _                     | -              | 1.0 | 5         | μA   |
| IDD current<br>SLEEP=1 (Ext Ref Clk)                            | IDD3                | _                     | -              | 0.5 | 1.0       | mA   |
| IDD current<br>IDL2=1 (Ext Ref Clk)                             | IDD4                | _                     | -              | 10  | 15        | mA   |
| IDD current<br>ENFEH=0 (Ext Ref Clk)                            | IDD5                | -                     | -              | 1.0 | 1.5       | mA   |

\*Note: IDD1 is with the secondary of the barrier left open. IDD2 is with the secondary of the barrier connected to the 73M1912 fully powered.

# 3.3 Serial Interface Timing Specification

The 73M1x22 has a synchronous serial interface, called the MAFE interface, to transfer data to and from a host. Table 10 provides the timing specification for the MAFE interface.

| Parameter                                    | Min | Nom         | Max | Unit |
|----------------------------------------------|-----|-------------|-----|------|
| SCLK period (Tsclk)                          | Ι   | 1/1.536 MHz | Ι   | ns   |
| SCLK to FS delay (td1) – mode1               | I   | —           | 20  | ns   |
| SCLK to FS delay (td2) – mode1               | -   | _           | 20  | ns   |
| SCLK to SDOUT delay (td3) with 10 pf load    | -   | _           | 20  | ns   |
| Setup time SDIN to SCLK (tsu)                | 15  | _           |     | ns   |
| Hold time SDIN to SCLK (th)                  | 10  | _           |     | ns   |
| SCLK to FS delay (td4) – mode 0              | -   | _           | 20  | ns   |
| SCLK to $\overline{FS}$ delay (td5) – mode 0 | I   | _           | 20  | ns   |



#### Figure 7: MAFE Timing Diagram

### 3.4 Analog Specifications

This section provides the electrical characterizations of the 73M1x22 analog circuitry.

### 3.4.1 DC Specifications

VBG is to be connected to an external bypass capacitor with a minimum value of 0.1  $\mu$ F. This pin is not intended for any other external use.

| Parameter | Test Condition    | Min | Nom  | Max | Units              |
|-----------|-------------------|-----|------|-----|--------------------|
| VBG       | VDD=3.0 V - 3.6 V | 0.9 | 1.19 | 1.4 | V                  |
| VBG Noise | 300 Hz – 3.3 kHz  | -   | -86  | -80 | dBm <sub>600</sub> |
| VBG PSRR  | 300 Hz – 30 kHz   | 40  | _    | _   | dB                 |

### 3.4.2 Call Progress Monitor

The Call Progress Monitor monitors activities on the line. The audio output contains both transmit and receive data with a configurable level individually set by Register 0x10.

Figure 8 shows the frequency response of the Call Progress Monitor Filter based upon the characteristics of the device plus the external circuitry as shown.



Figure 8: Call Progress Monitor Frequency Response



Figure 9: Demo Board Circuit Connecting AOUT to a Speaker

| Quantity | Reference  | Part Description  | Part                      |
|----------|------------|-------------------|---------------------------|
| 1        | C1         | Ceramic capacitor | 0.1 µF                    |
| 1        | C2         | Ceramic capacitor | 2.2 µF (optional)         |
| 2        | C3, C4     | Ceramic capacitor | 1 μF                      |
| 1        | LS1        | Sound transducer  | Speaker (Intervox)        |
| 3        | R1, R2, R3 | 1/8 W resistor    | 120 kΩ                    |
| 1        | U1         | Audio amplifier   | NJM2135 (New Japan Radio) |

All measurements are at the AOUT pin with CMVSEL=0. Note that when CMVSEL=1, the peak signal at AOUT is increased to approximately 1.11 Vpk.

| Parameter                | Test Condition                                                                                                   | Min | Nom  | Max | Units |
|--------------------------|------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| AOUT for transmit        | 1 kHz full swing code word at<br>SDIN pin<br>CMRXG=11(Mute)<br>Observe AOUT pin                                  | _   | _    | _   | _     |
|                          | CMTXG=00                                                                                                         | _   | 0.98 | -   | Vpk   |
|                          | CMTXG=01 relative<br>to CMTXG=00                                                                                 | -   | -6   | _   | dB    |
|                          | CMTXG=10 relative<br>to CMTXG=00                                                                                 | _   | -12  | _   | dB    |
|                          | CMTXG=11(Mute)                                                                                                   | -   | Mute | -   | dB    |
| AOUT transmit THD        | CMTXG=00                                                                                                         | _   | 40   | -   | dB    |
| AOUT for receive         | 1.0 Vpk, 1 kHz at the line or 0.5<br>Vpk at RXP/RXM with<br>RXG=10 (+6 dB)<br>CMTXG=11(Mute)<br>Observe AOUT pin | _   | _    | _   | _     |
|                          | CMRXG=00                                                                                                         | _   | 0.96 | -   | Vpk   |
|                          | CMRXG=01 relative<br>to CMRXG=00                                                                                 | _   | -6   | _   | dB    |
|                          | CMRXG=10 relative<br>to CMRXG=00                                                                                 | _   | -12  | _   | dB    |
|                          | CMRXG=11(Mute)                                                                                                   | -   | Mute | -   | dB    |
| AOUT receive THD         | CMRXG=00                                                                                                         | -   | 40   | _   | dB    |
| AOUT output<br>impedance | -                                                                                                                | -   | 10   | _   | kΩ    |

# Table 13: Call Progress Monitor Specification

# 3.5 73M1x22 Line-Side Electrical Specifications (73M1912)

Table 14 lists the absolute maximum ratings for the line side. Operation outside these rating limits may cause permanent damage to this device.

| Table 14: Line-Side | Absolute Maximur | n Ratings |
|---------------------|------------------|-----------|
|---------------------|------------------|-----------|

| Parameter                                 | Min  | Max | Unit |
|-------------------------------------------|------|-----|------|
| Pin input voltage from VPX to VNX         | -0.5 | 6.0 | V    |
| Pin input voltage (all other pins) to VNS | -0.5 | 4.0 | V    |

### 3.6 Reference and Regulation

Table 15 lists the VBG specifications. VBG should be connected to an external bypass capacitor with a minimum value of  $0.1\mu$ F. This pin is not intended for any other external use.

The following conditions apply: VPX=5 V; Barrier Powered Mode; Barrier Data Rate across the Barrier=1.5 Mbps; VBG connected to 0.1 µF external cap.

| Parameter | Test Condition        | Min | Nom  | Max | Units              |
|-----------|-----------------------|-----|------|-----|--------------------|
| VBG       | See conditions above. | _   | 1.19 | _   | V                  |
| VBG Noise | 300 Hz – 3.3 kHz      | _   | -86* | -80 | dBm <sub>600</sub> |
| VBG PSRR  | 300 Hz – 30 kHz       | 40  | _    | _   | dB                 |
| VPS       | VPX=5.5 V             | _   | 3.15 | _   | V                  |
| VPS PSRR  | VPX=4.5 V to 5.5 V    | _   | 40   | _   | dB                 |

#### Table 15: VBG Specifications

## 3.7 AC Signal Levels

Table 16 shows the maximum transmit levels that the 73M1912 Line-Side Device is capable of delivering.

| Transmit Type    | Maximum<br>Level at the<br>Line (dBm) | Peak to<br>RMS<br>Ratio | RMS Voltage<br>on the Line<br>(V) | Peak<br>Voltage on<br>the Line (V) |
|------------------|---------------------------------------|-------------------------|-----------------------------------|------------------------------------|
| V.90             | -12.0                                 | 4                       | 0.195                             | 0.778                              |
| QAM              | -7.3                                  | 2.31                    | 0.334                             | 0.772                              |
| DPSK             | -5.1                                  | 1.81                    | 0.431                             | 0.779                              |
| FSK              | -3.0                                  | 1.41                    | 0.548                             | 0.775                              |
| DTMF (high tone) | -7.8                                  | 1.41                    | 0.316                             | 0.446                              |
| DTMF (low tone)  | -9.8                                  | 1.41                    | 0.251                             | 0.354                              |

#### Table 16: Maximum Transmit Levels

## 3.8 DC Transfer Characteristics

Table 17 lists the maximum DC output levels. All tests are driven at pin DCI and measured at pin DCS. DCEN=1 and pin DCI is shorted to pin DCS. ILM=0 unless stated otherwise.

| Parameter                    | Test Condition                                                | Min   | Nom  | Max   | Units |
|------------------------------|---------------------------------------------------------------|-------|------|-------|-------|
| V <sub>DCON</sub>            | DCIV=00                                                       | 0.69  | 0.73 | 0.78  | V     |
| (DC "On" Voltage)            | DCIV=01                                                       | 0.89  | 0.94 | 0.99  | V     |
|                              | DCIV=10                                                       | 1.01  | 1.06 | 1.11  | V     |
|                              | DCIV=11                                                       | 1.13  | 1.18 | 1.23  | V     |
| With ENAC=0                  | DCIV=XX                                                       | 0.27  | 0.31 | 0.35  | V     |
| DC Gain                      | V <sub>DCON</sub> <v<sub>DCI&lt;0.4V+V<sub>DCON</sub></v<sub> | -0.25 | 0.0  | +0.25 | dB    |
| I <sub>DCI</sub> before ILIM | ILM=1 V <sub>DCI</sub> =0.28V+V <sub>DCON</sub>               | -     | -    | 1     | μA    |
| I <sub>DCI</sub> after ILIM  | ILM=1 V <sub>DCI</sub> =0.44V+V <sub>DCON</sub>               | 20    | -    | -     | μA    |
| *Noise                       | At the line with 300 Ω(ac) (0.15 - 4.0 kHz)                   | _     | -85  | -80   | dBm   |

### Table 17: Maximum DC Transmit Levels

### 3.9 Transmit Path

Table 18 lists the transmit path characteristics. A pattern for a sinusoid of 1 kHz, full scale (code word of +/- 32,767) from the 73M1x22 is forced and ACS is measured with R10=255  $\Omega$ . Test conditions are: ACZ=00 (600  $\Omega$  termination), THEN=1, ATEN=1, DAA=01, TXBST=0.

| Parameter                                            | Test Condition                                          | Min    | Nom    | Max    | Units |
|------------------------------------------------------|---------------------------------------------------------|--------|--------|--------|-------|
| Offset voltage                                       | 50% 1's density relative to 1.4 V<br>Nom                | -      | 25     | -      | mV    |
| Tx gain                                              | DAA=00                                                  | -      | +2     | -      | dB    |
|                                                      | DAA=01                                                  | -      | 0      | -      | dB    |
|                                                      | DAA=10                                                  | -      | -4     | -      | dB    |
|                                                      | DAA=11                                                  | -      | -8     | -      | dB    |
| AC swing                                             | DAA=01                                                  | 0.39   | 0.425  | 0.45   | Vpk   |
|                                                      | DAA=00                                                  | -      | 0.535  | -      | Vpk   |
|                                                      | TXBST=1, DAA=xx                                         | -      | 0.850  | -      | Vpk   |
|                                                      | ACZ=01                                                  | -      | 0.2751 | -      | Vpk   |
|                                                      | ACZ=10                                                  | -      | 0.295  | -      | Vpk   |
|                                                      | ACZ=11                                                  | -      | 0.265  | -      | Vpk   |
| Idle noise                                           | 300 Hz – 4 kHz                                          | -      | -81    | -      | dBm   |
| THD                                                  | 300 Hz – 4 kHz                                          | -      | -80    | -      | dB    |
| Intermod distortion<br>1.0 kHz and 1.2 kHz<br>summed | 300 Hz – 4 kHz                                          | _      | -85    | _      | dB    |
| PSRR                                                 | -30 dBm signal at VPX in Mixed<br>Mode; 300 Hz – 30 kHz | -      | -      | 40*    | dB    |
| Pass band ripple                                     | 150 Hz – 3.3 kHz                                        | -0.125 | —      | +0.125 | dB    |
|                                                      | Gain relative to 1 kHz                                  | -      | _      | -      | dB    |
|                                                      | 0.5 kHz                                                 | -      | 0.17   | -      | dB    |
|                                                      | 1.0 kHz                                                 | _      | 0      | -      | dB    |
|                                                      | 2.0 kHz                                                 | -      | 0.193  | -      | dB    |
|                                                      | 3.3 kHz                                                 | -      | -0.12  | -      | dB    |
| Aliased image                                        | Fs +/- 1 kHz, relative to 1 kHz                         | -      | -75    | -      | dB    |

### Table 18: Transmit Path

# 3.10 Receive Path

Table 19 list the receive path characteristics. All test inputs are driven by a signal generator at the collector of Q5.

| Parameter                                                            | Test Condition                                                                                            | Min   | Nom  | Max   | Units  |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------|------|-------|--------|
| Differential input resistance                                        | RXP/RXM                                                                                                   | -     | 1000 | -     | kΩ     |
| Input level                                                          | Differential, RXP/RXM                                                                                     | -     | 1.0  | 1.16  | Vpk    |
| Input level                                                          | Common mode, RXP/RXM                                                                                      | -     | 1.37 |       | V      |
| Overall ΣΔ ADC<br>modulation gain inclusive<br>of 73M1902 processing | Normalized to VRef=1.40 V.<br>RXG=00; RXM=0                                                               | 43    | 47   | 51    | µV/bit |
| Offset voltage                                                       |                                                                                                           | -     | 13   | 70    | mV     |
| Rx gain                                                              | RXG=00                                                                                                    | -     | 0    | _     | dB     |
|                                                                      | RXG=01                                                                                                    | 2     | 3    | 4     | dB     |
|                                                                      | RXG=10                                                                                                    | 5     | 6    | 7     | dB     |
|                                                                      | RXG=11                                                                                                    | 8     | 9    | 10    | dB     |
|                                                                      | RXBST=1, RXG=00                                                                                           | 17.5  | 19.5 | 21.0  | dB     |
| Overall receive                                                      | Relative to 1 kHz                                                                                         | -     | -    | -     |        |
| frequency response                                                   | 0.3 kHz – 3.3 kHz                                                                                         | -0.25 | 0    | +0.25 | dB     |
| inclusive of 73M1902<br>processing                                   | Fs (8 kHz)                                                                                                | -     | -75  | -     | dB     |
| Idle noise                                                           | 300 Hz – 4 kHz                                                                                            | -     | -81  | -     | dBm    |
| THD                                                                  | RXG[1:0]=00                                                                                               | -     | -80  | -     | dB     |
|                                                                      | RXBST=1                                                                                                   | -     | -60  | -     |        |
| Intermod distortion<br>1.0 kHz and 1.2 kHz<br>summed                 | 300 Hz – 4 kHz                                                                                            | _     | -80  | _     | dB     |
| Crosstalk                                                            | 1 Vpk 1 kHz sine wave at<br>TXP; FFT on Rx ADC<br>samples, first four harmonics<br>reflected to the line. | -     | -85  | -     | dBm    |
| CMRR                                                                 | RXP=RXM 1 Vpk                                                                                             | 40    | -    | -     | dB     |
| PSRR                                                                 | -30 dBm signal at VPX in<br>Barrier Powered Mode;<br>300 Hz – 30 kHz.                                     | _     | _    | 40*   | dB     |

### Table 19: Receive Path

# 3.11 Transmit Hybrid Cancellation

Table 20 lists the transmit hybrid cancellation characteristics. Unless stated otherwise, test conditions are: ACZ=00 (600  $\Omega$  termination), THEN=1, ATEN=1, DAA=01, TXBST=0. TXM is externally fed back into the 73M1912 to effect cancellation of transmit signal.

| Parameter                    | Test Condition                    | Min  | Nom  | Max  | Units |
|------------------------------|-----------------------------------|------|------|------|-------|
| Transmit hybrid cancellation | Measure RxD in HIC                | -    | 26   | -    | dB    |
| Offset voltage               | 50% 1's Density                   | -    | 25   | 50   | mV    |
| AC swing                     | 1 kHz sinusoid at Tip<br>and Ring | 0.85 | 0.95 | 1.05 | Vpk   |
| Idle noise                   | 300 Hz – 4 kHz at Tip<br>and Ring | _    | -81  | -    | dBm   |

### Table 20: Transmit Hybrid Cancellation Characteristics

## 3.12 Receive Notch Filter

Table 21 lists the receive notch filter characteristics. All measurements taken with RLPNEN=1, TXEN=0, RXG=00, ATEN=1. RXP is driven with 1 Vpk signal.

| Parameter          | Test Condition                      | Min | Nom      | Max | Unit |  |  |
|--------------------|-------------------------------------|-----|----------|-----|------|--|--|
|                    | RLPNH=0 (12 kHz Notch)              |     |          |     |      |  |  |
| Magnitude response | 300 Hz                              | -   | 0.0      | _   | dB   |  |  |
|                    | 1 kHz                               | -   | +0.03    | -   | dB   |  |  |
|                    | 3 kHz                               | -   | +0.04    | _   | dB   |  |  |
|                    | 16 kHz                              | -20 | -50      | -   | dB   |  |  |
|                    | Passband Ripple (0.3 kHz – 3.4 kHz) | _   | +/- 0.15 | _   | dB   |  |  |
|                    |                                     | _   | 28.8     | _   | μs   |  |  |
|                    | 300 Hz                              | _   | 28.93    | _   | μs   |  |  |
| Delay              | 1 kHz                               | _   | 30.25    | _   | μs   |  |  |
|                    | 3 kHz                               | _   | 41.62    | _   | μs   |  |  |
|                    | 12 kHz                              | -   | 9.95     | -   | μs   |  |  |
|                    | RLPNH=1 (16 kHz Notch)              |     |          |     |      |  |  |
|                    | 300 Hz                              | -   | 0.0      | -   | dB   |  |  |
| Magnituda roonanaa | 1 kHz                               | -   | +0.04    | -   |      |  |  |
| Magnitude response | 3 kHz                               | _   | +0.11    | _   | dB   |  |  |
|                    | 12 kHz                              | -20 | -50      | _   | dB   |  |  |
|                    | Passband Ripple (0.3 kHz – 3.4 kHz) | _   | +/- 0.15 | _   | dB   |  |  |
|                    |                                     | _   | 30.53    | _   | μs   |  |  |
|                    | 300 Hz                              | _   | 30.66    | _   | μs   |  |  |
| Delay              | 1 kHz                               | -   | 31.93    | _   | μs   |  |  |
|                    | 3 kHz                               | _   | 42.26    | _   | μs   |  |  |
|                    | 16 kHz                              |     | 4.74     | _   | μs   |  |  |

#### Table 21: Receive Notch Filter

## 3.13 Detectors

This section provides electrical characteristics for the following detectors:

- Over-Voltage.
- Over-Current.
- Under-Voltage.
- Over-Load.

### 3.13.1 Over-Voltage Detector

The values in Table 22 were measured in IDL2 mode between RGP and RGN.

#### Table 22: Over-Voltage Detector

| Parameter           | Test Condition | Min  | Nom | Max  | Unit |
|---------------------|----------------|------|-----|------|------|
| Over voltage levels | OVDTH=0        | 0.52 | 0.6 | 0.68 | V    |
|                     | OVDTH=1        | 0.59 | 0.7 | 0.77 | V    |

### 3.13.2 Over-Current Detector

The values in Table 23 were measured in Barrier Powered Mode.

#### Table 23: Over-Current Detector

| Parameter          | Test Condition   | Min  | Nom  | Max  | Unit |
|--------------------|------------------|------|------|------|------|
| Over current level | Measured at DCS. | 0.85 | 0.96 | 1.10 | V    |

### 3.13.3 Under-Voltage Detector

The values in Table 24 were measured in Barrier Powered Mode. In the recommended schematic (see Figure 10 and Figure 11), disconnect Q5 collector and connect to an external power supply, VPE, through a 600  $\Omega$  resistor.

#### Table 24: Under-Voltage Detector

| Parameter            | Test Condition                                        | Min | Nom | Max | Unit |
|----------------------|-------------------------------------------------------|-----|-----|-----|------|
| Under voltage detect | Measure VPE when UVD is detected as VPE is decreased. | 5.6 | -   | 6.5 | V    |

#### 3.13.4 Over-Load Detector

The values in Table 25 were measured in Barrier Powered Mode.

#### Table 25: Over-Load Detector

| Parameter       | Test Condition              | Min | Nom  | Max | Unit |
|-----------------|-----------------------------|-----|------|-----|------|
| Over load level | Measured at DCI with 1 kHz. | 0.6 | 0.75 | 0.9 | Vpk  |

# **4** Applications Information

This section provides general usage information for the design and implementation of the 73M1x22. The documents listed in Section **Error! Reference source not found.** provide more detailed information. Always consult with Teridian Semiconductor for the latest recommendations before finalizing a design.

### 4.1 Example Schematic of the 73M1922 and 73M1822

Figure 10 shows a reference schematic for the 73M1922. Figure 11 shows a reference schematic of the 73M1822. Note that minor changes may occur to the reference material from time to time and the reader is encouraged to contact Teridian for the latest information. For more information about schematic and layout design, see the 73M1822/73M1922 Schematic and Layout Guidelines.



Figure 10: Recommended Circuit for the 73M1922



Figure 11: Recommended Circuit for the 73M1822

### 4.2 Bill of Materials

Table 26 provides the 73M1x22 bill of materials for the reference schematics provided in Figure 10 and Figure 11.

| Reference                       | Part Description                       | Example Source        | Example MFR P/N  |  |
|---------------------------------|----------------------------------------|-----------------------|------------------|--|
| BR1                             | HD04 rectifier bridge, 0.8A, 400V      | Diodes Inc.           | HD04-T           |  |
| C1, C3                          | 0.022µF 200V, X7R, 1206                | Panasonic             | ECJ-3FB2D223K    |  |
| C4                              | 10μF 6.3V, tantalum, 0805              | AVX, Panasonic        | TCP0J106M8RA     |  |
| C5                              | 100pF 50V, ceramic, 0603               | Taiyo Yuden           | UMK107CH101JZ-T  |  |
| C7                              | 1µF 6.3V, tantalum, 0805               | Rohm                  | TCP0J105M8R      |  |
| C8                              | 4.7µF, 6.3V, X5R, ±10%, ceramic, 0805  | Panasonic             | ECJ-2YB0J475K    |  |
| C9, C10                         | 0.47µF, 6.3V, X5R, ±10%, ceramic, 0603 | Panasonic             | ECJ-1VB0J474K    |  |
| C12, C15, C17,<br>C33, C38, C49 | 0.1µF, 16V, X7R, ±10%, ceramic, 603    | Panasonic, Kemet      | C0603C104K8RACTU |  |
| C13, C14                        | 15pF 50V, ceramic, 0603                | Panasonic             | ECJ-1VC1H150J    |  |
| C18, C19                        | 27pF 50V, ceramic, 0603                | Panasonic             | ECJ-1VC1H270J    |  |
| C21, C22, C32                   | 3.3µF, 6.3V, X5R, ±10%, ceramic, 0805  | Panasonic             | ECJ-2YB0J335K    |  |
| C24                             | NC (1nF, 3kV)                          |                       |                  |  |
| C25, C26, C28,<br>C30, C31, C43 |                                        |                       | C0603C102K8RACTU |  |
| C37, C48                        | 0.01µF, 50V, X7R, ±10%, ceramic, 603   | AVX, Panasonic, UTC   | 06035C103KAT2A   |  |
| D1                              | 25V, 500mW Zener diode                 | ON Semi, Diodes, Inc. | MMSZ4710T1       |  |
| Q2, Q3                          | A42, NPN 300 V transistor SOT23        | Diodes, Central Semi  | MMBTA42LT1G      |  |
| Q4                              | A92, PNP 300 V transistor SOT23        | Diodes, On Semi       | MMBTA92LT1G      |  |
| Q5                              | A06, NPN 80 V transistor SOT23         | Fairchild, On Semi    | MMBTA06LT1G      |  |
| Q6                              | NPN 80 V transistor SOT223             | Fairchild, On Semi    | BCP56            |  |
| R2                              | 10M 1%, 1/8W resistor 0805             | Panasonic, Yageo      | RC0603FR-0710ML  |  |
| R3                              | 412 K, 1%, 1/16W resistor 0603         | Panasonic             | ERJ-3EKF4123V    |  |
| R4, R6, R8, R9                  | 100K, 1%, 1/16W resistor 0603          | Panasonic             | ERJ-3EKF1003V    |  |
| R5                              | 8.2, 1%, 1/8W resistor 0805            | Vishay                | CRCW08058R20FNEA |  |
| R10                             | 255, 1%, 1/16W resistor 0603           | Panasonic             | RC0603FR-07255RL |  |
| R11                             | 3 K, 1/16 W resistor 0603              | Panasonic, Yageo      | RC0603FR-073K0L  |  |
| R12                             | 5.1 K, 1/16 W resistor 0603            | Panasonic, Yageo      | RC0603FR-075K1L  |  |
| R18                             | 1 K, 1/16W resistor 0603               | Panasonic             | ERJ-3EKF1001V    |  |
| R52                             | 200, 1/16W resistor 0603               | Panasonic             | ERJ-3EKF2000V    |  |
| R66, R67                        | 1 M,1/8W resistor 0805                 | Panasonic, Yageo      | RC0805FR-071ML   |  |
| R69*                            | 100K typ. 5%, 1/10W resistor 0603      | Yageo                 | RC0603JR-07100KL |  |
| T1                              | Pulse transformer                      | See Table 28.         | ·                |  |
| Y1                              | 24.576 MHz crystal (fundamental)       | ECS/Abracon           | _                |  |

Table 26: Reference Bill of Materials for 73M1822/73M1922

\* Optional – see the 73M1822/73M1922 Schematic and Layout Guidelines for details.

## 4.3 Over-Voltage and EMI Protection

Over-voltage/over-current protection is required to meet worst-case conditions for target countries. UL1950, EN60950, IEC 60950, ITU-T K.20/K.21 and GR-1089-CORE specifications define the protection requirements for many countries. A single design can be implemented to meet all these requirements.

Figure 12 shows a recommended protection circuit topology. Fuse (F1) should be rated for 600 V operation and the bidirectional thyristor (E1) should have a minimum break-over of 275 V and be able to survive a 100 A fast transient. In addition to over-voltage and current protection, the line-interface designer should make provisions to prevent EMI emissions and susceptibility. Figure 12 also illustrates how L1, L2, C35, C36 and C42 can provide this suppression. The ferrite beads, L1 and L2, should be capable of passing 200 mA and have an impedance of 2000  $\Omega$  at 100 MHz. C35, C36 and C42 should be 220 pF and rated for a breakdown voltage greater than the highest isolation voltage that is required for country compatibility. C35 and C36 should be returned to an earth ground. EMI suppression is dependent on the physical design of the overall circuit and not all the suppression components may be needed in every design and application. The values shown are typical and should be optimized for a particular design.



Figure 12: Suggested Over-voltage Protection and EMI Suppression Circuit

| Reference | Part Description                    | Source       | Example MFR P/N           |
|-----------|-------------------------------------|--------------|---------------------------|
| E1        | Bidirectional thyristor, 275V/ 100A | Diodes, Inc. | TB3100H-13-H              |
| F1        | 150mA, 600V PTC resettable fuse     | Bourns       | MF-R015/600 or equivalent |
| L1,L2     | 2 KΩ @ 100 MHz, 200 mA min, 0805    | Steward/TDK  | MPZ2012S601A              |
| C36, C35  | 220 pF, 3000 V                      | TDK          | C4532COG3F221K            |
| C42       | 220 pF, 300 V                       | Vishay       | VJ1206Y221KXEAT5Z         |

Table 27: Reference Bill of Materials for Figure 12

### 4.4 Isolation Barrier Pulse Transformer

The isolation element used by the 73M1x22 is a standard digital pulse transformer. Several vendors supply compatible transformers with up to 6000 V ratings. Since the transformer is the only component crossing the isolation barrier other than EMI capacitors that may be required, it solely determines the isolation between the PSTN and the 73M1922 digital interface. This method of isolation is significantly superior to other isolation techniques with major advantages in high common mode voltage operation, lower radiated noise (EMI) and improved operation in noisy environments. Table 28 lists some pulse transformers compatible with the 73M1x22. The table also includes lower-voltage transformers that offer low-cost alternatives if such voltages are sufficient.

| Company                       | Number       |
|-------------------------------|--------------|
| Sumida                        | ESMIT 4180   |
| Wurth Electronics Midcom Inc. | 750110001    |
| UMEC                          | TG-UTB01543S |
| Datatronics                   | PT79280      |
| AAsupreme                     | P95003       |

Table 29 lists some of the typical transformer specifications used by the 731x22. Contact the manufacturer directly for product information.

| Parameter                       | Test Condition             | Min  | Nom  | Max  | Tolerance | Unit  |
|---------------------------------|----------------------------|------|------|------|-----------|-------|
| Inductance                      | 100 kHz, 10 mVAC, 1-2, Ls. | 54   | 60   | 200  | _         | μH    |
| Interwinding<br>Capacitance     | -                          | _    | _    | 6    | _         | pF    |
| Turn Ratio                      | -                          | _    | 1:1  | _    | ±2 %      | N/A   |
| DC Resistance                   | Primary                    | -    | -    | 0.25 | _         | Ω     |
|                                 | Secondary                  | _    | -    | 0.25 | -         | Ω     |
| Dielectric Breakdown<br>Voltage | 1 sec                      | 2000 | 3750 | -    | _         | Vrms  |
| ET Constant                     | -                          | -    | 1.2  | _    | -         | Vµs   |
| Surge Test                      | 1.2 x 50 μs                | 2800 | 6000 | -    | -         | Vpeak |
| Operating Temperature           | -                          | -40  | _    | 85   | -         | °C    |

 Table 29: Transformer Characteristics

# 5 Control and Status Registers

Table 30 shows the register map of addressable registers for the 73M1822 and 73M1922. The shaded cells in the register map indicate read only and cannot be modified. Reserved bits should be left in their default state. Accessing unspecified registers should be avoided. Each register and bit is described in detail in the following sections.

For registers 0x12 through 0x1F, which are located in the Line-Side Device, there is a minimum time between consecutive write transactions of 300  $\mu$ s.

| Address<br>(hex) | Default | Bit 7    | Bit 6    | Bit 5    | Bit 4    | Bit 3    | Bit 2    | Bit 1    | Bit 0    |
|------------------|---------|----------|----------|----------|----------|----------|----------|----------|----------|
| 01               | 00h/9Ch | DSYEN    | NSLAVE2  | NSLAVE1  | NSLAVE0  | MSIDEN   | MSID     | SCK32    | Reserved |
| 02               | 00h     | TMEN     | Reserved | Reserved | Reserved | Reserved | ENLPW    | SPOS     | HC       |
| 03               | F0h     | GPIO7    | GPIO6    | GPIO5    | GPIO4    | RGMON    | DET      | SYNL     | RGDT     |
| 04               | F7h     | DIR7     | DIR6     | DIR5     | DIR4     | REVHSD3  | REVHSD2  | REVHSD1  | REVHSD0  |
| 05               | 0Bh     | ENGPIO7  | ENGPIO6  | ENGPIO5  | ENGPIO4  | ENAPOL   | ENDET    | ENSYNL   | ENRGDT   |
| 06               | 00h     | POL7     | POL6     | POL5     | POL4     | Reserved | Reserved | Reserved | Reserved |
| 07               | 00h     | Reserved | Reserved | Reserved | Reserved | DTST3    | DTST2    | DTST1    | DTST0    |
| 08               | DAh     | PSEQ7    | PSEQ6    | PSEQ5    | PSEQ4    | PSEQ3    | PSEQ2    | PSEQ1    | PSEQ0    |
| 09               | EFh     | PRST2    | PRST1    | PRST0    | PDVSR4   | PDVSR3   | PDVSR2   | PDVSR1   | PDVSR0   |
| 0A               | 31h     | ICHP3    | ICHP2    | ICHP1    | ICHP0    | Reserved | KVCOH2   | KVCOH1   | KVCOH0   |
| 0B               | 2Ah     | Reserved | NDVSR6   | NDVSR5   | NDVSR4   | NDVSR3   | NDVSR2   | NDVSR1   | NDVSR0   |
| 0C               | 06h     | NSEQ7    | NSEQ6    | NSEQ5    | NSEQ4    | NSEQ3    | NSEQ2    | NSEQ1    | NSEQ0    |
| 0D               | 42h     | LOKDET   | SLHS     | Reserved | Reserved | CHNGFS   | NRST2    | NRST1    | NRST0    |
| 0E               | 00h     | FRCVCO   | PWDNPLL  | Reserved | Reserved | Reserved | Reserved | RGTH1    | RGTH0    |
| 0F               | 2Ch     | ENFEH    | PWDN     | SLEEP    | Reserved | XIB1     | XIB0     | Reserved | Reserved |
| 10               | 00h     | Reserved | Reserved | Reserved | CMVSEL   | CMTXG1   | CMTXG0   | CMRXG1   | CMRXG0   |
| 12               | 00h     | OFH      | ENDC     | ENAC     | ENSHL    | ENLVD    | ENFEL    | ENDT     | ENNOM    |
| 13               | 00h     | DCIV1    | DCIV0    | ILM      | ACCEN    | PLDM     | OVDTH    | IDISPD1  | IDISPD0  |
| 14               | 00h     | TXBST    | DAA1     | DAA0     | Reserved | RXBST    | RLPNH    | RXG1     | RXG0     |
| 15               | 00h     | Reserved | DISNTR   | Reserved | CIDM     | THEN     | ENUVD    | ENOVD    | ENOID    |
| 16               | 01h     | TXEN     | RXEN     | RLPNEN   | ATEN     | FSCTR3   | FSCTR2   | FSCTR1   | FSCTR0   |
| 17               | 00h     | APWS     | Reserved | Reserved | ACZ1     | ACZ0     | Reserved | Reserved | Reserved |
| 18               | 01h     | TEST3    | TEST2    | TEST1    | TEST0    | Reserved | Reserved | Reserved | Reserved |
| 19               | 00h     | POLL     | MATCH    | Reserved | IDL2     | INDX3    | INDX2    | INDX1    | INDX0    |
| 1A               | 00h     | RNG7     | RNG6     | RNG5     | RNG4     | RNG3     | RNG2     | RNG1     | RNG0     |
| 1B               | 00h     | LV7      | LV6      | LV5      | LV4      | LV3      | LV2      | LV1      | Reserved |
| 1C               | 00h     | LC6      | LC5      | LC4      | LC3      | LC2      | LC1      | LC0      | Reserved |
| 1D               | 90h     | REVLSD3  | REVLSD2  | REVLSD1  | REVLSD0  | Reserved | Reserved | Reserved | Reserved |
| 1E               | 00h     | ILMON    | UVDET    | OVDET    | OIDET    | SLLS     | Reserved | Reserved | Reserved |
| 1F               | 00h     | POLVAL7  | POLVAL6  | POLVAL5  | POLVAL4  | POLVAL3  | POLVAL2  | POLVAL1  | POLVAL0  |

| <b>Table 30: Control and Status</b> | <b>Register Map</b> |
|-------------------------------------|---------------------|
|-------------------------------------|---------------------|

Throughout this document, type W is read/write, type WO is write only and type R is read only. Registers and bits are defined as 0x16[3:0], where 0x16 is the register address and the numbers in square brackets specify the address bits. The bit order is [msb – lsb] for a field. For example, [3:0] means bits 3 through 0 of a particular field.

| Bit Name       | Register             | Page       | Default | Туре | Category                                      |
|----------------|----------------------|------------|---------|------|-----------------------------------------------|
| ACCEN          | 0x13[4]              | 68         | 0       | W    | DAA Control Function                          |
| ACZ1/0         | 0x17[4:3]            | 67         | 00      | W    | DAA Control Function                          |
| APWS           | 0x17[7]              | 67         | 0       | W    | DAA Control Function                          |
| ATEN           | 0x16[4]              | 66         | 0       | W    | DAA Control Function                          |
| CHNGFS         | 0x0D[3]              | 45         | 0       | W    | PLL System Timing Control                     |
| CIDM           | 0x15[4]              | 72         | 0       | Ŵ    | DAA Control Function                          |
| CMRXG1/0       | 0x10[1:0]            | 40         | 00      | W    | Call Progress Monitor                         |
| CMTXG1/0       | 0x10[3:2]            | 40         | 00      | W    | Call Progress Monitor                         |
| CMVSEL         | 0x10[4]              | 40         | 0       | W    | Call Progress Monitor                         |
| DAA1/0         | 0x14[6:5]            | 55         | 00      | WO   | Signal Control Function                       |
| DCIV1/0        | 0x13[7:6]            | 66         | 00      | WO   | DAA Control Function                          |
| DET            | 0x03[2]              | 73         | 0       | R    | Line Sensing Control                          |
| DIR4           | 0x04[4]              | 39         | 1       | W    | GPIO Control                                  |
| DIR5           | 0x04[5]              | 39         | 1       | W    | GPIO Control                                  |
| DIR6           | 0x04[6]              | 39         | 1       | W    | GPIO Control                                  |
| DIR7           | 0x04[7]              | 39         | 1       | Ŵ    | GPIO Control                                  |
| DISNTR         | 0x15[6]              | 59         | 0       | wo   | Barrier Control Function                      |
| DTST0          | 0x07[0]              | 76         | 0       | W    | Loopback Control                              |
| DTST1          | 0x07[1]              | 76         | 0       | Ŵ    | Loopback Control                              |
| DTST2          | 0x07[2]              | 76         | 0       | Ŵ    | Loopback Control                              |
| DTST3          | 0x07[3]              | 76         | 0       | Ŵ    | Loopback Control                              |
| DSYEN          | 0x01[7]              | 51         | 0/1     | Ŵ    | Slave Control                                 |
| ENAC           | 0x12[5]              | 68         | 0       | wo   | Current Limiting Detection Control and Status |
| ENAPOL         | 0x05[3]              | 59         | 1       | W    | Barrier Control Function                      |
| ENDC           | 0x03[3]<br>0x12[6]   | 68         | 0       | wo   | Current Limiting Detection Control and Status |
| ENDET          | 0x05[2]              | 73         | 0       | Ŵ    | Line Sensing Control                          |
| ENDT           | 0x12[1]              | 73         | 0       | wo   | Line Sensing Control                          |
| ENFEH          | 0x0F[7]              | 38         | 0       | Ŵ    | Power Control Function                        |
| ENFEL          | 0x12[2]              | 68         | 0       | wo   | Current Limiting Detection Control and Status |
| ENGPIO7        | 0x05[7]              | 39         | 0       | Ŵ    | GPIO Control                                  |
| ENGPIO6        | 0x05[6]              | 39         | 0       | Ŵ    | GPIO Control                                  |
| ENGPIO5        | 0x05[5]              | 39         | 0       | Ŵ    | GPIO Control                                  |
| ENGPIO4        | 0x05[4]              | 39         | 0       | Ŵ    | GPIO Control                                  |
| ENLPW          | 0x02[2]              | 59         | 0       | Ŵ    | Barrier Control Function                      |
| ENLVD          | 0x02[2]<br>0x12[3]   | 68         | 0       | wo   | DAA Control Function                          |
| ENNOM          | 0x12[0]              | 65         | 0       | wo   | DAA Control Function                          |
| ENOID          | 0x12[0]              | 74         | 0       | wo   | Over-Current Detection Control and Status     |
| ENOVD          | 0x15[1]              | 74         | 0       | wo   | Over-Voltage Detection Control and Status     |
| ENRGDT         | 0x05[0]              | 72         | 1       | W    | Ring Detection Status Function                |
| ENSHL          | 0x03[0]<br>0x12[4]   | 68         | 0       | wo   | DAA Control Function                          |
| ENSYNL         | 0x12[4]<br>0x05[1]   | 59         | 1       | W    | Barrier Control Function                      |
| ENUVD          | 0x05[1]<br>0x15[2]   | 73         | 0       | WO   | Under-Voltage Detection Control and Status    |
| FRCVCO         | 0x15[2]<br>0x0E[7]   | 38         | 0       | W    | Device Clock Management                       |
| FSCTR          | 0x0E[7]<br>0x16[3:0] | - 36<br>67 | 0001    | W    | DAA Control Function                          |
| GPIO4          | 0x18[3.0]<br>0x03[4] | 39         | 1       | W    | GPIO Control                                  |
| GPIO4<br>GPIO5 |                      | 39         | 1       | W    | GPIO Control                                  |
|                | 0x03[5]              |            |         |      |                                               |
| GPIO6          | 0x03[6]              | 39<br>20   | 1       | W    | GPIO Control<br>GPIO Control                  |
| GPIO7          | 0x03[7]              | 39<br>51   | 1       | W    |                                               |
| HC             | 0x02[0]              | 51         | 0       | W    | MAFE Configuration                            |
| ICHP           | 0x0A[7:4]            | 45         | 1100    | W    | PLL System Timing Control                     |
| IDL2           | 0x19[4]              | 38         | 0       | W    | Power Control Function                        |

#### Table 31: Alphabetical Bit Map

|          |                    | _        |          | -    |                                           | ٦ |
|----------|--------------------|----------|----------|------|-------------------------------------------|---|
| Bit Name | Register           | Page     | Default  | Туре | Category                                  | _ |
| IDISPD0  | 0x13[0]            | 65       | 0        | WO   | DAA Control Function                      |   |
| IDISPD1  | 0x13[1]            | 65       | 0        | WO   | DAA Control Function                      |   |
| ILM      | 0x13[5]            | 66       | 0        | WO   | DAA Control Function                      |   |
| ILMON    | 0x1E[7]            | 66       | 0        | R    | DAA Control Function                      |   |
| INDX     | 0x19[3:0]          | 36       | 0        | W    | Line-Side Device Register Polling         |   |
| KVCOH    | 0x0A[2:0]          | 45       | 001      | W    | PLL System Timing Control                 |   |
| LC       | 0x1C[7:1]          | 73       | 0        | R    | Auxiliary A/D Converter Status            |   |
| LOKDET   | 0x0D[7]            | 45       | 0        | R    | PLL System Timing Control                 |   |
| LV       | 0x1B[7:1]          | 73       | 0        | R    | Auxiliary A/D Converter Status            |   |
| MATCH    | 0x19[6]            | 36       | 0        | R    | Line-Side Device Register Polling         |   |
| MSID     | 0x01[2]            | 51       | 0/1      | W    | Slave Control                             |   |
| MSIDEN   | 0x01[3]            | 51       | 0/1      | W    | Slave Control                             |   |
| NDVSR    | 0x0B[6:0]          | 45       | 101010   | W    | PLL System Timing Control                 |   |
| NRST     | 0x0D[2:0]          | 45       | 000      | W    | PLL System Timing Control                 |   |
| NSEQ     | 0x0C[7:0]          | 45       | 0000110  | W    | PLL System Timing Control                 |   |
| NSLAVE   | 0x01[6:4]          | 51       | 0/1      | W    | Slave Control                             |   |
| OFH      | 0x12[7]            | 65       | 0        | wo   | DAA Control Function                      |   |
| OIDET    |                    | 74       | 0        | R    | Over-Current Detection Control and Status |   |
| OVDET    | 0x1E[4]<br>0x1E[5] | 74       | 0        | R    | Over-Voltage Detection Control and Status |   |
|          |                    | 74       | 0        | WO   | •                                         |   |
| OVDTH    | 0x13[2]            | 45       | -        |      | Over-Voltage Detection Control and Status |   |
| PDVSR    | 0x09[4:0]          |          | 01111    | W    | PLL System Timing Control                 |   |
| PLDM     | 0x13[3]            | 65<br>39 | 0        | WO   | DAA Control Function                      |   |
| POL7     | 0x06[7]            |          | 0        | W    | GPIO Control                              |   |
| POL6     | 0x06[6]            | 39       | 0        | W    | GPIO Control                              |   |
| POL5     | 0x06[5]            | 39       | 0        | W    | GPIO Control                              |   |
| POL4     | 0x06[4]            | 39       | 0        | W    | GPIO Control                              |   |
| POLL     | 0x19[7]            | 36       | 0        | W    | Line-Side Device Register Polling         |   |
| POLVAL   | 0x1F[7:0]          | 36       | 0        | R    | Line-Side Device Register Polling         |   |
| PRST     | 0x09[7:5]          | 45       | 111      | W    | PLL System Timing Control                 |   |
| PSEQ     | 0x08[7:0]          | 45       | 11011010 | W    | PLL System Timing Control                 |   |
| PWDN     | 0x0F[6]            | 38       | 0        | W    | Power Control Function                    |   |
| PWDNPLL  | 0x0E[6]            | 38       | 0        | R    | Device Clock Management                   |   |
| REVHSD   | 0x04[3:0]          | 37       | 0111     | R    | Device Revision                           |   |
| REVLSD   | 0x1D[7:4]          | 37       | 1001     | R    | Device Revision                           |   |
| RGDT     | 0x03[0]            | 72       | 0        | R    | Ring Detection Status Function            |   |
| RGMON    | 0x03[3]            | 72       | 0        | R    | Ring Detection Status Function            |   |
| RGTH1/0  | 0x0E[1:0]          | 72       | 0        | W    | Ring Detection Status Function            |   |
| RLPNEN   | 0x16[5]            | 67       | 0        | W    | DAA Control Function                      |   |
| RLPNH    | 0x14[2]            | 67       | 0        | W    | DAA Control Function                      |   |
| RNG      | 0x1A[7:0]          | 73       | 0        | R    | Auxiliary A/D Converter Status            |   |
| RXBST    | 0x14[3]            | 55       | 0        | WO   | Signal Control Function                   |   |
| RXEN     | 0x16[6]            | 55       | 0        | WO   | Signal Control Function                   |   |
| RXG0     | 0x14[0]            | 55       | 0        | WO   | Signal Control Function                   |   |
| RXG1     | 0x14[1]            | 55       | 0        | wo   | Signal Control Function                   |   |
| SCK32    | 0x01[1]            | 51       | 0        | W    | Slave Control                             |   |
| SLEEP    | 0x0F[5]            | 38       | 1        | W    | Power Control Function                    |   |
| SLHS     | 0x0D[6]            | 59       | 1        | R    | Barrier Control Function                  |   |
| SLLS     | 0x0D[0]<br>0x1E[3] | 59       | 0        | W    | Barrier Control Function                  |   |
| SPOS     | 0x1E[3]<br>0x02[1] | 51       | 0        | W    | MAFE Configuration                        |   |
| SYNL     | 0x02[1]<br>0x03[1] | 59       | 0        | R    | Barrier Control Function                  |   |
|          |                    | 67       | -        | W    |                                           |   |
| THEN     | 0x15[3]            | 76       | 0        |      | DAA Control Function                      |   |
| TMEN     | 0x02[7]            | 76       | 0        | W    | Loopback Controls                         |   |
| TEST     | 0x18[7:4]          | 55       | 0        | W    | Loopback Controls                         |   |
| TXBST    | 0x14[7]            |          | 0        | WO   | Signal Control Function                   |   |
| TXEN     | 0x16[7]            | 55<br>72 | 0        | WO   | Signal Control Function                   |   |
| UVDET    | 0x1E[6]            | 73       | 0        | R    | DAA Control Function                      |   |
| XIB      | 0x0F[3:2]          | 38       | 11       | W    | Device Clock Management                   |   |

## 5.1 Line-Side Device Register Polling

The Register Map as read from a 73M1x22 Host-Side Device consists of two groups. The first is the Host-Side Device registers (0x00 through 0x11) and the second is a copy of the Line-Side Device registers (0x12 through 0x1F).

As an extra degree of integrity the 73M1x22 supports the ability to manually monitor the registers of its Line-Side Device. This is achieved by using the Manual Poll Function. The Line-Side registers that can be polled are 0x12 through 0x18.

The method is to write the offset address of the Line-Side Device register to be read into the INDX field. The value of this is the offset from 0x12; that is, Register 0x12 is 0x0, 0x13 is 0x1, etc. The next step is to set the POLL bit, which causes the device to read the requested register from the Line-Side Device. The value of the requested Line-Side Device register is written into POLVAL (0x1F). This value is compared with that of the Host-Side copy and if they are the same then the MATCH bit is set.

The values presented at MATCH and POLVAL are valid approximately 600 µs (depending upon the clock) after a poll request, and are valid only after the POLL bit has been reset by the Host-Side Device.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                               |  |
|----------------------|----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| INDX                 | 0x19[3:0]            | W    | Index                                                                                                                                                                                                                                                     |  |
|                      |                      |      | Address of the register to be manually polled with the results placed in POLVAL. This address should be cleared after the poll. Default = 0.                                                                                                              |  |
| MATCH 0x19[6]        |                      | R    | Polling Match                                                                                                                                                                                                                                             |  |
|                      |                      |      | 0 = No match. (Default)                                                                                                                                                                                                                                   |  |
|                      |                      |      | 1 = This read-only bit indicates that there is match with the                                                                                                                                                                                             |  |
|                      |                      |      | corresponding polled register in the Host-Side Device. The result of                                                                                                                                                                                      |  |
|                      |                      |      | the polling function can be read only after the POLL bit is reset to zero by the 73M1x22.                                                                                                                                                                 |  |
| POLL                 | 0x19[7]              | W    | Polling Enable                                                                                                                                                                                                                                            |  |
|                      |                      |      | 0 = Polling disabled. (Default)                                                                                                                                                                                                                           |  |
|                      |                      |      | 1 = Manually polls the control register in the Line-Side Device whose<br>address is given by INDX. The POLL bit remains high until the<br>MATCH result is available at which time it will be reset to 0 and the<br>MATCH bit status can be read.          |  |
| POLVAL               | 0x1F[7:0]            | R    | Polling Value                                                                                                                                                                                                                                             |  |
|                      |                      |      | When 73M1x22 is polled, the content of the Line-Side Device Register given by the offset address in INDX is placed in this register.<br>Default = 0. This register can be read after the POLL bit has been reset to zero, indicating the result is ready. |  |

# 6 Hardware Control Functions

This section describes the 73M1x22 capabilities with respect to its configuration and hardware pin control. This includes features such as Interrupt Control, Power Management, Clock Control, General Purpose Input/Output (GPIO) and control of the Call Progress Monitor.

# 6.1 Device Revision

The 73M1922 provides the device revision number for the Host-Side Device and the Line-Side Device.

For the 73M1822B07 and 73M1922A01 (73M1902B04) Host-Side Device, the current revision is 0111.

For the 73M1822B07 and 73M1922A01 (73M1912B07) Line-Side Device, the current revision is 1001.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                                                                  |
|----------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REVHSDn              | 0x04[3:0]            | R    | Revision Host-Side Device<br>These read only status bits indicate the revision of the 73M1x22<br>Host-Side Device.                                                                                                                                                                           |
| REVLSDn              | 0x1D[7:4]            | R    | Revision Line-Side Device<br>These read-only status bits provide the Device ID for the 73M1x22<br>Line-Side Device.<br>Before the barrier synchronization, the value is 0000.<br>After the barrier synchronization, the value represents the Device ID<br>of the Line-Side Device (73M1912). |

# 6.2 Interrupt Control

The 73M1x22 supports a single interrupt that can be asserted under several configurable conditions. These include status of GPIOs, RGMON, DET, SYNL and RGDT.

All interrupt sources that are enabled are OR'ed together to create the INT output signal. GPIO ports that are configured to be output will not generate interrupts.

When the INT pin goes active (low), the host should read the interrupt source Register 0x03, which is then cleared after the read operation. An interrupt during wake-on-ring should be interpreted as the detection of a valid ring signal.

### Address 0x03

Reset State E0h

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| GPIO7 | GPIO6 | GPIO5 | GPIO4 | RGMON | DET   | SYNL  | RGDT  |

# 6.3 Power Management

The 73M1x22 supports three modes of power control for the device.

| Normal mode | The 73M1x22 operates normally.                                                                                                                                                  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sleep mode  | The device PLL is turned off and the internal clock is driven by Xtal. SCK=1/8 Xtal. Control and status registers maintain their content.                                       |
| Power Down  | The device is shut down altogether. In this mode the MAFE is disabled together with the Xtal oscillator. To restart the normal operations, RESET or power on reset is required. |

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                        |
|----------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| SLEEP                | 0x0F[5]              | W    | Sleep Mode<br>0 = Disable Sleep Mode.<br>1 = Enable Sleep Mode. (Default)                                                                          |
| PWDN                 | 0x0F[6]              | W    | Power Down Mode<br>0 = Disable Power Down Mode. (Default)<br>1 = Enable Power Down Mode.                                                           |
| IDL2                 | 0x19[4]              | W    | Ring Detect Functions<br>0 = Disable ring detect monitoring A/D function. (Default)<br>1 = Enable ring detect monitoring A/D function.             |
| ENFEH                | 0x0F[7]              | W    | Enable Front End Host<br>1 = Enable Front End of the 73M1902 Host-Side Device.<br>0 = Disable Front End of the 73M1902 Host-Side Device. (Default) |

# 6.4 Device Clock Management

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                     |
|----------------------|----------------------|------|-----------------------------------------------------------------------------------------------------------------|
| FRCVCO               | 0x0E[7]              | W    | Force VCO                                                                                                       |
|                      |                      |      | 0 = The system clock is driven from the Xtal oscillator. (Default)                                              |
|                      |                      |      | 1 = The system clock is derived from locked PLL. This is set to 0 upon reset, Sleep or Power Down mode enabled. |
| PWDNPLL              | 0x0E[6]              | R    | PLL Powered Down                                                                                                |
|                      |                      |      | 0 = PLL is not powered down. (Default)                                                                          |
|                      |                      |      | 1 = PLL is powered down.                                                                                        |
| XIB                  | 0x0F[3:2]            | W    | Crystal Oscillator Bias Current Control                                                                         |
|                      |                      |      | 00 = Crystal oscillator bias current at 120 μA                                                                  |
|                      |                      |      | 01 = Crystal oscillator bias current at 180 μA                                                                  |
|                      |                      |      | 10 = Crystal oscillator bias current at 270 μA                                                                  |
|                      |                      |      | 11 = Crystal oscillator bias current at 450 $\mu$ A (Default)                                                   |
|                      |                      |      | If OSCIN is used as a clock input, XIB = 00 setting should be used to save power (=167 $\mu$ A at 27.648 MHz).  |

# 6.5 GPIO Registers

The 73M1922 32-pin QFN package provides four I/O pins (GPIO7, GPIO6, GPIO5 and GPIO4). The 73M1822 (42-pin QFN package) provides one user GPIO pin (GPIO6).

GPIO pins are not available on the 20-pin package version of the 73M1922.

Each pin can be configured independently as either an input or an output.

At power on and after a reset, the GPIO pins are initialized to a high impedance state to avoid unwanted current contention and consumption. The input structures are protected from floating inputs, and no output levels are driven by any of the GPIO pins.

The GPIO pins are configured as inputs or outputs by writing to the I/O Direction register (DIR).

The mapping of GPIO pins is designed to correspond to the bit location in their control and status registers.

The 73M1922 supports the ability to generate an interrupt on the INT pin. The source can be configured to generate on a rising or a trailing edge. Only GPIO ports that are configured as inputs can be used to generate interrupts.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIR                  | 0x04[7:4]            | W    | <ul> <li>I/O Direction</li> <li>These control bits are used to designate the GPIO[7:4] pins as either inputs or outputs.</li> <li>0 = GPIO pin is programmed to be an output.</li> <li>1 = GPIO pin is programmed to be an input. (Default)</li> </ul>                                                                                                                                                        |
| GPIOn                | 0x03[7:4]            | W    | <ul> <li>GPIO Status</li> <li>These bits reflect the status of the GPIO7, GPIO6, GPIO5 and GPIO4 pins.</li> <li>If DIR bit is reset, reading this field will return the logical value of the appropriate GPIOn pin as an input.</li> <li>If DIR bit is set the pins will output the logical value as written.</li> </ul>                                                                                      |
| ENGPIOn              | 0x05[7:4]            | W    | GPIO Interrupt Enable<br>Each of the GPIO enable bits in this register enables the<br>corresponding GPIO bit as an edge-triggered interrupt source. If a<br>GPIO bit is set to one, an edge (which edge depends on the value in<br>the GIP register) of the corresponding GPIO pin will cause the INT pin<br>to go active low, and the edge detectors will be rearmed when the<br>GPIO data register is read. |
| POLn                 | 0x06[7:4]            | W    | <ul> <li>GPIO Interrupt Edge Selection</li> <li>Define the interrupt source as being either on a rising or a falling edge of the corresponding GPIO pin.</li> <li>0 = A rising edge will trigger an interrupt from the corresponding pin. (Default)</li> <li>1 = A falling edge will trigger an interrupt from the corresponding pin.</li> </ul>                                                              |

# 6.6 Call Progress Monitor

For the purpose of monitoring activities on the line, a Call Progress Monitor is provided in the 73M1x22. This audio output contains both transmit and receive data with configurable levels.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                         |  |  |  |  |  |
|----------------------|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CMVSEL               | 0x10[4]              | W    | Call Progress Monitor Voltage Reference Select<br>Quiescent DC voltage select at AOUT.<br>= 1.5 Vdc. (Default)<br>= VCC/2 Vdc.                                      |  |  |  |  |  |
| CMTXG                | 0x10[3:2]            | W    | Transmit Path Gain Setting000 dB (for TBS full swing, AOUT =1.08 Vpk) (Default)01-6 dB10-12 dB11MUTE                                                                |  |  |  |  |  |
| CMRXG                | 0x10[1:0]            | W    | Receive Path Gain Setting         00       0 dB (for RBS full swing, AOUT =1.08 Vpk) (Default)         01       -6 dB         10       -12 dB         11       MUTE |  |  |  |  |  |

# 7 Clock and Sample Rate Management

The Host-Side Device has an on-chip crystal oscillator, prescaler and PLL/NCO to allow a choice of a wide range of sample rates and crystal choices. Note the following acronyms are used in this section:

F<sub>S</sub> Sampling frequency

NCO Numerically-Controlled Oscillator

# 7.1 Clock Generation with HIC (73M1902)

The clock generation for the entire chip consists of crystal oscillator, Prescaler NCO, NCO based PLL and a clock divider as shown in Figure 13.





# 7.2 Crystal Oscillator

The crystal oscillator is designed to operate with a wide choice of crystals (from 9 MHz to 27 MHz). It is a common source configuration with current source loading to reduce power consumption. The current source levels are configurable in 4 steps by using the XIB bits (Register 0x0F[3:2]) for optimum power performance. On reset the oscillator runs at its full current level. The Host can then step down the current level by setting the XIB bits to an appropriate value that is adequate to achieve stable oscillation with minimal EMI generation.



Figure 14: Crystal Oscillator with Configurable Load Current

Table 5: Crystal Oscillator Load Current versus XIB

| XIB | Load Current |
|-----|--------------|
| 00  | 120 µA       |
| 01  | 180 µA       |
| 10  | 270 µA       |
| 11  | 450 µA       |

# 7.3 PLL Prescaler

The prescaler converts the crystal oscillator frequency, Fxtal, to a convenient frequency to be used as a reference frequency, Fref, for the PLL. A set of three numbers must be entered through the serial port – PDVSR (5 bit), PRST (3 bit) and PSEQ (8 bit) as follows:



Figure 15: Prescaler Block Diagram

PDVSR = Integer [Fref/Fxtal];

PRST = Denominator of the ratio (Fref/Fxtal) minus 1 when it is expressed as a ratio of two smallest integers = Nnco1/Dnco1;

PSEQ = Divide Sequence

The prescaler should be designed such that the output frequency, Fref, is in the range of 2 ~ 4 MHz.

# 7.4 PLL Circuit

Figure 16 illustrates a block diagram of the on-chip PLL circuit.

The architecture of the 73M1x22 requires that the PLL output frequency, Fvco, be related to the sampling rate, Fs, by  $Fvco = 2 \times 2304 \times Fs$ . The NCO must function as a divider whose divide ratio equals Fref/Fvco. Just as in the NCO prescaler, a set of three numbers must be entered through a serial port to affect this divide – NDVSR (7 bits), NRST (3 bits) and NSEQ (8 bits) as follows:

NDVSR = Integer [Fref/Fxtal];

NRST = Denominator of the ratio (Fvco/Fref), Dnco1, minus 1, when it is expressed as a ratio of two smallest integers = Nnco1/Dnco1;

NSEQ = Divide Sequence



Figure 16: PLL Block Diagram

Upon the system reset, the system clock is equal to Fxtal/9. The system clock will remain at Fxtal until the host forces the transition no sooner the second Frame Synch period after the write to Register0D. When

this happens, the system clock will transition to PLLclk without any glitches through a specially designed de-glitch mux.

The following tables show the register values for several common clock or crystal frequencies and sample rates. By using these tables, computing the values for the registers is not necessary in most cases.

| Bit,<br>Reg Address |      | PRST,<br>PDVSR | ICHP,<br>KVCO_H | NDVSR | NSEQ | NRST | lchp | кусо  |
|---------------------|------|----------------|-----------------|-------|------|------|------|-------|
| Fs (kHz)            | 0x08 | 0x09           | 0x0A            | 0x0B  | 0x0C | 0x0D | (µA) | (2:0) |
| 7.2                 | 0xDA | 0xEF           | 0x20            | 0x13  | 0x10 | 0x04 | 8    | 0     |
| 8.0                 | 0xDA | 0xEF           | 0x31            | 0x15  | 0x04 | 0x02 | 10   | 1     |
| 9.6                 | 0xDA | 0xEF           | 0x32            | 0x19  | 0x1A | 0x04 | 10   | 2     |
| 12.0                | 0xDA | 0xEF           | 0x24            | 0x20  | XX   | 0x00 | 8    | 4     |
| 14.4                | 0xDA | 0xEF           | 0x46            | 0x26  | 0x14 | 0x04 | 12   | 6     |
| 16.0                | 0xA4 | 0xE9           | 0x17            | 0x19  | 0x1A | 0x04 | 6    | 7     |

### Table 32: Clock Generation Register Settings for Fxtal = 27 MHz

Table 33: Clock Generation Register Settings for Fxtal = 24.576 MHz

| Bit,<br>Reg Address<br>Fs (kHz) | PSEQ<br>0x08 | PRST,<br>PDVSR<br>0x09 | ICHP,<br>KVCO_H<br>0x0A | NDVSR<br>0x0B | NSEQ<br>0x0C | NRST<br>0x0D | lchp<br>(µA)            | KVCO<br>(2:0) |
|---------------------------------|--------------|------------------------|-------------------------|---------------|--------------|--------------|-------------------------|---------------|
| 7.2                             | XX           | 0x0A                   | 0x10                    | 0x0D          | 0x02         | 0x01         | (ب <del>سر</del> )<br>6 | 0             |
| 8.0                             | XX           | 0x0A                   | 0x11                    | 0x0F          | XX           | 0x00         | 6                       | 1             |
| 9.6                             | XX           | 0x0A                   | 0x22                    | 0x12          | XX           | 0x00         | 8                       | 2             |
| 12.0                            | XX           | 0x0A                   | 0x14                    | 0x16          | 0x02         | 0x01         | 6                       | 4             |
| 14.4                            | XX           | 0x0A                   | 0x26                    | 0x1B          | XX           | 0x00         | 8                       | 6             |
| 16.0                            | XX           | 0x08                   | 0x17                    | 0x18          | XX           | 0x00         | 6                       | 7             |

Table 34: Clock Generation Register Settings for Fxtal = 9.216 MHz

| Bit,<br>Reg Address |              | PRST,         | ICHP,          |               |              |              |              |               |
|---------------------|--------------|---------------|----------------|---------------|--------------|--------------|--------------|---------------|
| Fs (kHz)            | PSEQ<br>0x08 | PDVSR<br>0x09 | KVCO_H<br>0x0A | NDVSR<br>0x0B | NSEQ<br>0x0C | NRST<br>0x0D | lchp<br>(μA) | KVCO<br>(2:0) |
| 7.2                 | XX           | 0x04          | 0x20           | 0x0E          | 0x14         | 0x04         | 8            | 0             |
| 8.0                 | XX           | 0x04          | 0x31           | 0x10          | XX           | 0x00         | 10           | 1             |
| 9.6                 | XX           | 0x04          | 0x32           | 0x13          | 0x10         | 0x04         | 10           | 2             |
| 12.0                | XX           | 0x04          | 0x24           | 0x18          | XX           | 0x00         | 8            | 4             |
| 14.4                | XX           | 0x08          | 0x66           | 0x39          | 0x1A         | 0x04         | 16           | 6             |
| 16.0                | XX           | 0x03          | 0x17           | 0x18          | XX           | 0xC0         | 6            | 7             |

| Bit,<br>Reg Address |      | PRST,<br>PDVSR | ICHP,<br>KVCO_H | NDVSR | NSEQ | NRST | lchp | кусо  |
|---------------------|------|----------------|-----------------|-------|------|------|------|-------|
| Fs (kHz)            | 0x08 | 0x09           | 0x0A            | 0x0B  | 0x0C | 0x0D | (μΑ) | (2:0) |
| 7.2                 | 0xDA | 0xEF           | 0x30            | 0x 5  | 0x1A | 0x04 | 10   | 0     |
| 8.0                 | 0x02 | 0x2C           | 0x31            | 0x13  | 0x10 | 0x04 | 10   | 1     |
| 9.6                 | 0xDA | 0xEF           | 0x42            | 0x1C  | 0x1E | 0x04 | 12   | 2     |
| 12                  | 0x08 | 0x66           | 0x14            | 0x0E  | 0x14 | 0x04 | 6    | 4     |
| 14.4                | 0x54 | 0xCA           | 0x46            | 0x1C  | 0x3E | 0x05 | 12   | 6     |
| 16.0                | 0xA4 | 0xE9           | 0x17            | 0x1C  | 0x1E | 0xC4 | 6    | 7     |

Table 35: Clock Generation Register Settings for Fxtal = 24.000 MHz

Table 36: Clock Generation Register Settings for Fxtal = 25.35 MHz

| Bit,        |      |       |        |       |      |      |      |       |
|-------------|------|-------|--------|-------|------|------|------|-------|
| Reg Address |      | PRST, | ICHP,  |       |      |      |      |       |
|             | PSEQ | PDVSR | KVCO_H | NDVSR | NSEQ | NRST | lchp | KVCO  |
| Fs(kHz)     | 0x08 | 0x09  | 0x0A   | 0x0B  | 0x0C | 0x0D | (µA) | (2:0) |
| 7.2         | 0x92 | 0xF4  | 0x50   | 0x1A  | 0x06 | 0x02 | 14   | 0     |
| 16          | 0x40 | 0xCA  | 0x17   | 0x1D  | 0x02 | 0xC1 | 6    | 7     |

# 7.5 PLL System Timing Control

Table 48 describes the registers used for PLL system timing control.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|----------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| PSEQ                 | 0x08[7:0]            | W    | Sequence of the divisor. If PRST=0, this register is ignored.                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| PRST                 | 0x09[7:5]            | W    | Rate at which the sequence register is reset.                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| PDVSR                | 0x09[4:0]            | W    | Divisor value. Default is 01111.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| ICHP                 | 0x0A[7:4]            | W    | The sizes of the charge pump current in the PLL.                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| KVCOH                | 0x0A[2:0]            | W    | The magnitude of KVCO associated with the VCO within PLL.<br>The following table shows proper KVCOH values per each<br>desired PLL VOC frequency.                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                      |                      |      | KVCOH2 KVCOH1 KVCOH0 Fvco Kvco                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|                      |                      |      | 0 0 0 33 MHz 38 MHz/V                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                      |                      |      | 0 0 1 36 MHz 38 MHz/V                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                      |                      |      | 0 1 0 44 MHz 40 MHz/V                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                      |                      |      | 0 1 1 48 MHz 40 MHz/V                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                      |                      |      | 1 0 0 57 MHz 63 MHz/V                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                      |                      |      | 1 0 1 61 MHz 63 MHz/V                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                      |                      |      | 1 1 0 69 MHz 69 MHz/V                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|                      |                      |      | 1 1 1 73 MHz 69 MHz/V                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| NDVSR                | 0x0B[6:0]            | W    | Divisor value. If NRST=0, this register is ignored.                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| NSEQ                 | 0x0C[7:0]            | W    | Divisor sequence.                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| LOKDET               | 0x0D[7]              | R    | Phase Locked Loop Lock Detect<br>0 = PLL is not locked. (Default)<br>1 = PLL is locked to PCLK.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| CHNGFS               | 0x0D[3]              | W    | <ul> <li>Sample Rate Change Sequence Enable</li> <li>0 = No Fs change sequence generated. (Default)</li> <li>1 = Fs change sequence is enabled.</li> <li>Setting this bit to 1 minimizes the barrier power loss period during the sample rate changes. This bit is recommended to be set to 1 for the applications requiring dynamic sample rate changes such as V.34 and V.90 modems, etc.</li> </ul> |  |  |  |  |  |  |
| NRST                 | 0x0D[2:0]            | W    | Represents the rate at which the NCO sequence register is reset.                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |

Table 37: PLL System Timing Controls

# 8 MAFE Serial Interface

The serial data port is a bi-directional port that is supported by most host processors. This is a simple fourwire interface consisting of a clock, frame sync, data in and data out. The typical I<sup>2</sup>S (Inter-IC Sound, NXP semiconductor) bus can be easily converted into a MAFE-compatible interface. Although the 73M1x22 is a peripheral to the host processor, the device can be either a master or slave to the host. The M/S pin dictates what is in control of the serial port. If the M/S pin is a logic 1 (default), the device is the master; if a logic 0, then it is a slave.

The 73M1x22 chip set can be configured to use one of two framing modes. The active low frame synchronization ( $\overline{FS}$ ) signal is pin configurable by the TYPE pin. When the TYPE pin is unconnected or pulled up to logic "1" (mode 1), an early  $\overline{FS}$  is generated in the bit clock prior to the first data bit transmitted or received. When this pin is pulled down to ground (mode 0), a late FS operates as a chip select; the  $\overline{FS}$  signal is active for all bits that are transmitted or received. The TYPE input is sampled during the device reset and is ignored at all other times. The final state of the TYPE pin as the  $\overline{TEST1}$  pin is de-asserted determines the frame synchronization mode used. In master mode,  $\overline{FS}$  is an output and generated by the MicroDAA at the frame sync (or sample) rate, Fs. In daisy chain/slave mode, regardless of the type, the master device will only support early mode. The slave device can be of either an early or late type. For every data Fs, 16 bits are transmitted and 16 bits are received.

 $\checkmark$ 

The standard 73M1822 device supports the late frame sync mode only. If a need for a frame sync early mode is required, contact the Teridian Marketing department for details.

# 8.1 Data and Control Frame Formats

The serial bit stream of a data frame from the SDOUT pin are defined as follows:

| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| RX15   | RX14   | RX13   | RX12   | RX11   | RX10   | RX9   | RX8   | RX7   | RX6   | RX5   | RX4   | RX3   | RX2   | RX1   | RX0   |

| SCLK             |        |      |      |      |      |          |        |         |           |         |        |     |     |     |     |         |        |
|------------------|--------|------|------|------|------|----------|--------|---------|-----------|---------|--------|-----|-----|-----|-----|---------|--------|
| FS(late)         |        |      |      |      |      |          |        |         |           |         |        |     |     |     |     |         |        |
| SDIN             | TX15   | TX14 | TX13 | TX12 | TX11 | TX10     | TX9    | TX8     | TX7       | TX6     | TX5    | TX4 | ТХЗ | TX2 | TX1 | CTL/TX0 |        |
| SDOUT            | RX15   | RX14 | RX13 | RX12 | RX11 | RX10     | RX9    | RX8     | RX7       | RX6     | RX5    | RX4 | RX3 | RX2 | RX1 | RX0     |        |
|                  |        |      |      |      |      | Data F   | rame \ | Vith Ea | arly/Late | e Fram  | e Sync |     |     |     |     |         |        |
|                  |        |      |      |      |      |          |        |         |           |         |        |     |     |     |     |         |        |
| SCLK<br>FS(late) | []<br> |      |      |      |      |          |        |         |           |         |        |     |     |     |     |         | L_<br> |
| FS(early)        |        |      |      |      |      |          |        |         |           |         |        |     |     |     |     |         | L      |
| SDIN             | R/W    | A6   | A5   | A4   | A3   | A2       | A1     | A0      | DI7       | DI6     | DI5    | DI4 | DI3 | DI2 | DI1 | DI0     |        |
| SDOUT            | zero   | zero | zero | zero | zero | zero     | zero   | zero    | DO7       | DO6     | DO5    | DO4 | DO3 | DO2 | DO1 | DO0     |        |
|                  |        |      |      |      | С    | ontrol I | Frame  | With E  | arly/La   | te Fran | ne Syn | с   |     |     |     |         |        |

Figure 17 shows data and control frames with early and late frame synch.

Figure 17: Serial Port Timing Diagram

If the HC bit (Register 0x02[0]) is reset to 0 (default), CTL (Bit 0 of TX data) is used for the host to request a control frame. The 16-bit serial data bit stream received on the SDIN is defined as follows:

| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| TX15   | TX14   | TX13   | TX12   | TX11   | TX10   | TX9   | TX8   | TX7   | TX6   | TX5   | TX4   | TX3   | TX2   | TX1   | CTL   |

If the CTL bit in the TX data stream is set high by the host, a control frame will be initiated before the next data frame. A control frame allows the host controller to read or write status and control to the 73M1x22.

If the HC bit (Register 0x02[0]) is set to 1, a control frame is initiated between every pair of data frames. The 16-bit serial data bit stream received on the SDIN is defined as follows:

| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| TX15   | TX14   | TX13   | TX12   | TX11   | TX10   | TX9   | TX8   | TX7   | TX6   | TX5   | TX4   | TX3   | TX2   | TX1   | TX0   |

In both cases, Bit 15 is transmitted/received first in time. Bits RX[15:0] are the receive code word. Bits TX[17:0] are the transmit code word.

The serial bit stream of a control frame on the SDIN pin is defined as:

| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| R/W    | A6     | A5     | A4     | A3     | A2     | A1    | A0    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |

The serial bit stream of a control frame on the SDOUT pin is defined as:

| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |

If the R/W (Bit 15 of the control word) bit is set to a 0, the data byte transmitted on the SDOUT pin is all zeros and the data received on the SDIN pin is written to the register pointed to by the received address bits (A6-A0). If the R/W bit is set to a 1, there is no write to any register and the data byte transmitted on the SDOUT pin is the data contained in the register pointed to by address bits A6-A0. Only one control frame can occur between any two data frames.

## 8.2 Data and Control Frame Timing

Figure 18 illustrates data and control frames timing of 8 kHz sample rate.



#### Figure 18: Data and Control Frames Timing Diagram

The position of a control data frame is controlled by the SPOS bit (Register 0x02[1]). If SPOS is zero, the control frames occur midway between data frames, i.e., the time between data frames are equal. If SPOS is set to 1, the control frame is ¼ of the way between consecutive data frames, i.e., the control frame is closer to the first data frame. This is illustrated in Figure 19. The SPOS bit has no effect in Slave or Daisy Chain mode



#### Figure 19: Control Frame Position versus SPOS

The SDOUT and FS pins change values following a rising edge of SCLK. The SDIN pin is sampled on the falling edge of SCLK.

### 8.3 Serial Clock Operation

SCLK is a continuous clock running at 256\*Fs (Fs = Sample rate frequency). On the 32-pin version of 73M1922, the SCKM (Pin 14), which is weakly pulled high internally, can be connected to ground to stop the SCLK after 32 clock cycles. This is illustrated in Figure 20.



The 73M1822 and 73M1922 20-pin TSSOP packages only support the continuous SCLK configuration.

Table 38: Behavior of SCLK under SCKM

| SCKM Pin | Number of SCLK Cycles before Being Shut Off |
|----------|---------------------------------------------|
| High     | Continuous                                  |
| Low      | 32                                          |



Figure 20: SCLK and  $\overline{FS}$  with SCKM = 0

# 8.4 MicroDAA IN Master/Slave Configuration

The 73M1x22 can be configured as a Slave by resetting the M/ $\overline{S}$  pin to 0. In this mode,  $\overline{FS}$  of the slave device(s) becomes an input from  $\overline{FSD}$  output of the Master or previous slave device.  $\overline{FSD}$  is  $\overline{FS}$  delayed by 16 SCLK cycles. This delay can be adjusted between 16 and 32 by setting the SCK32 bit (Register 0x01[1] bit for the number of total devices less than or equal to 4. For more slaves, the SCK32 bit should be reset. This is illustrated in Figure 21 and Figure 22.  $\overline{FSD}$  is always of Late Type (or "Framed").



Figure 21: Example Connections for Master and Slave Operation





## 8.5 73M1x22 Reset

The 73M1x22 can be initialized to a default state by pulling the  $\overline{RST}$  pin low for 100 ns or longer. The device will be ready within 100 µs after the removal of reset pulse. The M/ $\overline{S}$  pin is used to provide reset in the 73M1822 and 72M1902 20-pin TSSOP packaged parts. The reset signal is also bi-directional and edge triggered, so either a low-to-high or high-to-low transition will generate a reset. Ensure the final state of M/ $\overline{S}$  is the master or slave mode that is desired. M/ $\overline{S}$  is used as follows:

#### Slave Mode

Transition the  $M/\overline{S}$  pin high to low after the power supply has reached the minimum VDD level. If active reset signal is used on power up, only a high-to-low transition is needed; if a reset is needed after power up, a low-to-high-to-low toggle of  $M/\overline{S}$  is used. The serial port should be ignored during this time.

#### Master Mode

Transition the  $M/\overline{S}$  pin low to high. The transition from low to high should be after the minimum VDD level is reached. If an active reset signal is used on power up only a low-to-high transition is needed; if a reset is needed after power up, a high-to-low-to-high toggle of  $M/\overline{S}$  is required. The serial port should be ignored during this time.

# 8.6 73M1x22 in Daisy Chain Configuration

An internal register controls the daisy chain mode.  $\overline{FS}$  pin of a slave device is an input from the FSD pin of the preceding device. In this arrangement, the HC bit (Register 0x02[0]) is ignored and the Software control is automatically enabled. Setting CTL (bit 0 of the SDIN data stream) to 1 does the control frame request. The delayed  $\overline{FS}$ ,  $\overline{FSD}$ , is fed to the subsequent slave device as  $\overline{FS}$ .  $\overline{FSD}$  is delayed from FS and always 16 SCLK periods wide. There are 256 SCLK pulses between frame syncs. A maximum of 7 slaves can be supported.

To aid the host in identifying the master data frame, the least significant bit of the 16-bit word (from SDOUT) from the master can be forced to "1" and the least significant bit of the 16-bit word from the slave(s) to "0" by controlling the MSID bits (Register 0x01[2]) of each device. In the cascade mode, the number of slaves supported must be specified in the NSLAVE bits (Register 0x01[6:4]).

It is important to note that slave devices OSCIN comes from the SCLK pin of the Master device. If a device is configured as a Slave ( $M/\overline{S}=0$ ), the internal PLL is automatically programmed for the correct operation regardless of the external PLL programming. Figure 23 and Figure 24 illustrate the daisy chain configuration.



Gray pins are optional depending on the package type.

#### Figure 23: Daisy Chaining a Master and Two Slaves

If requested by setting the CTL(bit0 of SDIN stream (Master))





# 8.7 MAFE Configuration Registers

The 73M1x22 allows MAFE control frame generation via software control or automatically by the hardware. Using the software-controlled control frame, host resources can be saved by removing the redundant control frame generated by the hardware control.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPOS                 | 0x02[1]              | W    | <ul> <li>SPOS</li> <li>0 = Control frames occur half way between data frames. (Default)</li> <li>1 = Control frames occur after one quarter of the time between data frames has elapsed.</li> </ul>                                                                                                                                                                                                                                                                                                     |
| HC                   | 0x02[0]              | W    | <ul> <li>Hardware Controlled Control Frame Enable</li> <li>0 = Control frame is under host software control, the lsb of SDIN data stream becomes a control frame request bit and control frames happen only on request. The actual value of bit 0 of SDIN data stream is forced to 0. (Default)</li> <li>1 = Control frame generation is under hardware control, bit 0 of SDIN data stream becomes bit 0 of the transmit word and control frames occur automatically after every data frame.</li> </ul> |

## 8.8 Slave Registers

The 73M1x22 allows a daisy chain of up to seven slave devices on the same bus. In this configuration, only one device on the bus can be a master and the rest are slaves.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------|----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DSYEN                | 0x01[7]              | W    | Daisy Chain Configuration Enable<br>0 = Disable Daisy Chain.<br>1 = Enable Daisy Chain.                                                                                                                                                                                                                                                                                                                     |
| NSLAVE               | 0x01[6:4]            | W    | Number of Slaves in Daisy Chain Mode<br>Specifies the number of slaves supported. The maximum number is<br>7. There are two default values. The default in Master Mode is 000.<br>The default in Slave Mode is 001.                                                                                                                                                                                         |
| MSIDEN               | 0x01[3]              | W    | Master/Slave Identification Enable<br>When enabled in a daisy chain configuration, the MSID control bit<br>forces the least significant bit of the SDOUT data stream.<br>0 = MSID feature disabled.<br>1 = MSID feature enabled. (Default)                                                                                                                                                                  |
| MSID                 | 0x01[2]              | W    | Master/Slave Identification<br>When MSIDEN = 1, in a daisy chain configuration (DSYEN = 1), this<br>bit allows selecting the value of bit 0 of the SDOUT data stream.<br>0 = The least significant bit of SDOUT is forced to 0.<br>1 = The least significant bit of SDOUT is forced to 1. (Default)<br>If DSYEN = 0, MSID has no impact on the least significant bit of the<br>SDOUT data stream. (Default) |
| SCK32                | 0x01[1]              | W    | Daisy Chain $\overline{FSD}$ Latency Control<br>$0 = \overline{FS}$ to $\overline{FSD}$ delay is 32 SCLK periods. (Default)<br>$1 = \overline{FS}$ to $\overline{FSD}$ delay is 16 SCLK periods. This bit must be set when<br>there are four or more slave devices.<br>When a master is driving a slave, only Early Type is allowed.                                                                        |

# 9 Signal Processing

# 9.1 Transmit Path Signal Processing

# 9.1.1 General Description

In the transmit path, data is first sent by the host DSP through a serial interface to the 73M1822 / 73M1922 then interpolated by a transmit interpolation filter, serialized and transmitted across to the Line-Side Device, which is floating relative to the Host-Side Device earth ground. The data received on the Line-Side Device is then de-serialized and digitally sigma-delta modulated to a one-bit data stream of 1.536 Mbps (for a sample frequency of 8 kHz). The signal is further filtered first by a switched capacitor filter and then a continuous anti-aliasing circuit.

The frequency response and bandwidth of the transmit path is dependent on the sampling frequency (Fs). Figure 22 and Figure 23 show the normalized frequency response of the transmit path. For Fs = 8 kHz, the 0.2 dB pass-band ripple frequency is from DC to 3.422 kHz. The 3 dB bandwidth is 3.65 kHz.



## 9.1.2 Total Transmit Path Response

Figure 25: Transmit Path Overall Frequency Response to Fs (8 kHz)



Figure 26: Pass-Band Response of the Transmit Path

## 9.1.3 73M1x22 Transmit Spectrum

Figure 27 shows the transmit spectrum observed on the line from dc to 32 kHz for a sample frequency (Fs) of 8 kHz. The transmit signal is band-limited (by default) to Fs/2=4 kHz and is flat (with 0.2 dB ripple) to 3.65 kHz and is marked as Txdb(x) in the figure.

Also shown, and marked as signaldb(x), is the baseband signal from 1 kHz to 2 kHz. The aliases of signaldb(x) are shown as aliasdb(x) and are attenuated significantly with better than 80 dB attenuation at 8 kHz, better than 60 dB at 16 kHz, better than 100 dB at 24 kHz, etc.



Figure 27: Transmit Spectrum to 32 kHz

## 9.2 Receive Path Signal Processing

### 9.2.1 General Description

In the receive path, the signal from the telephone line is input to the anti-aliasing filter and passed through a selectable low pass (notch) filter, which can be used to attenuate in-band Billing Tones. The analog signal is digitized by a sigma-delta analog to digital converter. The resulting high frequency one-bit data stream is decimated and sent to the Host-Side Device via the barrier. Another decimation FIR filter in the Host-Side Device filters the received data and sends it to the host DSP for processing.

The frequency response and bandwidth of the receive path is dependent on the sampling frequency (Fs). Figure 28 and Figure 29 show the normalized frequency response of the receive path, including the effect of the decimation filter in the 73M1902/73M1822 HIC.

For Fs=8 kHz, the 0.2 dB pass-band ripple frequency is from DC to 3.342 kHz. The 3 dB bandwidth is 3.56 kHz.

## 9.2.2 Total Receive Path Response



Figure 28: Overall Frequency Response of the Receive Path



Figure 29: Pass-band Response of the Overall Receive Path

# 9.3 Signal Control Functions

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                  |
|----------------------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------|
| TXBST                | 0x14[7]              | WO   | Transmit Boost                                                                                                               |
|                      |                      |      | Used in conjunction with DAA to manage transmit level. If set to 1, Transmit signal is increased by 6 dB. See Section 9.3.1. |
| DAA                  | 0x14[6:5]            | WO   | DAA Tx Gain                                                                                                                  |
|                      |                      |      | Used in conjunction with TXBST to manage transmit level. See Section 9.3.1.                                                  |
| RXBST                | 0x14[3]              | W    | Received Boost                                                                                                               |
|                      |                      |      | If set to 1, Receive signal is increased by 20 dB.                                                                           |
|                      |                      |      | Default is 0.                                                                                                                |
| RXG                  | 0x14[1:0]            | WO   | Receive Gain                                                                                                                 |
|                      |                      |      | Sets the receive path gain/attenuation. See Table 41.                                                                        |
| TXEN                 | 0x16[7]              | WO   | Transmit Path Enable                                                                                                         |
|                      |                      |      | 1 = Enable Transmit Path.                                                                                                    |
|                      |                      |      | 0 = Disable Transmit Path. (Default)                                                                                         |
| RXEN                 | 0x16[6]              | WO   | Receive Path Enable                                                                                                          |
|                      |                      |      | 1 = Enable Receive Path.                                                                                                     |
|                      |                      |      | 0 = Disable Receive Path. (Default)                                                                                          |

#### **Table 39: Signal Control Functions**

## 9.3.1 Transmit and Receive Level Control

On the transmit side, 0 dBm transmit programming at the MAFE interface results in ~0 dBm on the line. On the receive side, 0 dBm receive signal on the line results in ~0 dBm at the MAFE interface.

On the transmit side there are three bits to adjust the transmit level: TXBST (Register 0x14[7]), DAA(1:0) (Register 0x14[6:5]).

| TXBST | DAA1 | DAA0 | Gain, nom. | Units |
|-------|------|------|------------|-------|
| 0     | 0    | 0    | +2.0       | dB    |
| 0     | 0    | 1    | 0.0        | dB    |
| 0     | 1    | 0    | -4.0       | dB    |
| 0     | 1    | 1    | -8.0       | dB    |
| 1     | 0    | 0    | +8.0       | dB    |
| 1     | 0    | 1    | +6.0       | dB    |
| 1     | 1    | 0    | +2.0       | dB    |
| 1     | 1    | 1    | -2.0       | dB    |

### Table 40: Transmit Gain Control

On the receive side, there are two RXG bits RXG(1:0) (Register 0x14[1:0]) to control the receive gain. The RXG bits need to be set to 00. When the received line signal exceeds the voltage specified in *ITU-T Recommendation G.712 (2001)*, the receive gain must be reduced to prevent saturation and clipping within the receive signal processing path.

## Table 41: Receive Gain Control

| RXG1 | RXG0 | Gain nom | Units |
|------|------|----------|-------|
| 0    | 0    | 0.0      | dB    |
| 0    | 1    | +3.0     | dB    |
| 1    | 0    | +6.0     | dB    |
| 1    | 1    | +9.0     | dB    |

# **10 Barrier Information**

## **10.1 Isolation Barrier**

The 73M1x22 uses the Teridian MicroDAA proprietary isolation method based upon low cost pulse transformer coupling. This technique provides several advantages over other methods, including lower BOM cost, reduced component count, and significantly enhances common mode noise immunity, lower radiated noise (EMI), and improved operation in noisy environments. The MicroDAA technology has additional and enhanced functionality such as the support of powering the Line-Side DAA circuit from the Host-Side Device. This allows operation on leased lines circuits and on low current conditions commonly encountered in long loops. The MicroDAA can also operate entirely from line power when sufficient loop current is available.

Since the transformer is the only component crossing the isolation barrier, it solely determines the isolation between the PSTN and the 73M1x22 digital interface. Several vendors can supply compatible transformers with ratings up to 6000 V.

## **10.2 Barrier Powered Options**

The 73M1x22 has the ability to be used either in a Line Powered Mode or one where the Line-Side Device can be powered across the barrier from the Host-Side Device. The power on default for the 73M1x22 is Barrier Powered Mode.

### **10.2.1 Barrier Powered Operation**

In this default mode of operation the 73M1x22 Host-Side Device drives the pulse transformer in such a way that power pulses are time division multiplexed into the transmit bit stream (half the time) that is rectified by circuitry in the Line-Side Device and uses this energy to power itself.

### **10.2.2 Line Powered Operations**

If there is sufficient current available from the PSTN line, the 73M1x22 can be programmed to use line power instead of across the barrier.

## **10.3 Synchronization of the Barrier**

Since the communication across the barrier is digital, synchronization of data across the barrier is of absolute importance. To that end, the devices implement special procedures to ensure reliability across the barrier.

When loss of synchronization is detected, the SLHS bit is set to 1 and likewise SYNL is also set to 1 and initiates an interrupt to the host. Once the SYNL bit is asserted a new barrier synchronization sequence will automatically begin.

Once read, the SLHS bit is reset, but will be set again if the synchronization loss continues.

Upon power up, the following sequence should be used to ensure barrier synchronization:

- The Line-Side Device (73M1902) starts in Barrier Powered Mode and transmits a preamble to aid the PLL locking of the Line-Side Device.
- 2. When PLL Lock detect is achieved, the Line-Side Device transmits status data to the Host-Side Device.
- 3. When the Line-Side status Data is detected by the Host-Side Device, the barrier is considered to be in synchronization by the Host-Side Device.
- 4. If the auto-poll mode is enabled, the Device ID is transmitted, which is followed by transmit data.
- 5. Upon detection of the Device ID, the Line-Side Device considers the Barrier to be in synchronization in host-to-line side direction.
- 6. Line-Side Device starts sending Receive Data.
- If the Auto-Poll bit is enabled, the Host-Side Device will have polled the Device ID of the Line-Side Device. If the barrier is synchronized, then Register 0x1D[7:4], will be 1100. If not synchronized, then 0000.

### **10.4 Auxiliary A/D Converter**

Line monitoring and sensing is performed with an 8-bit auxiliary A/D converter integrated in the 73M1922/73M1822. The input signals are connected to RGP and RGN pins. In certain applications, this A/D can be used to sample signals unrelated to PSTN DAA functions. In this type of application, it is necessary to isolate the input signal with optical or other means since the 73M1x22 is connected directly to the PSTN and is susceptible to high voltage surge. Under normal conditions, RGP and RGN are AC coupled to the line through high-voltage (250 V) capacitors.

# 10.5 Auto-Poll

Once the MSBI acquires synchronization, the MSBI state machine automatically sends a polling command to the 73M1x12 LIC. More specifically, the Host-Side Device (73M1902) requests that the Line-Side Device (73M1912) transmits its revision ID to the contents of Register 0x1D[7:4] in the 73M1902. The "revision ID" part of that specific register is cleared upon power up or upon loss of synchronization. After this auto-poll sequence, the host should read Register 0x1D[7:4] and determine if the "revision ID" field is all zeros or not. If it is not all zeros, this implies synchronization is established between the Host-Side Device and Line-Side Device.

The auto-poll mechanism can be disabled by setting the ENAPOL bit (Register 0x05[3]).

# **10.6 Barrier Control Functions**

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENLPW                | 0x02[2]              | W    | Enable Line Power<br>0 = Barrier Powered Mode is selected. (Default)<br>1 = Line Powered Mode is selected.<br>Bit ENLVD must have the value of 0 before switching from Line<br>Powered Mode to Barrier Powered Mode. Otherwise level<br>detection is disabled and the transition to Barrier Powered Mode<br>will not occur.                                                  |
| SYNL                 | 0x03[1]              | R    | <ul> <li>Barrier Synchronization Loss</li> <li>0 = Indicates synchronization of data across the barrier.</li> <li>1 = Indicates a loss of synchronization of data across the barrier.</li> <li>This status bit is reset when read. This is a maskable interrupt. It is enabled by the ENSYNL bit.</li> </ul>                                                                 |
| ENAPOL               | 0x05[3]              | W    | Enable Automatic Polling<br>0 = Disables automatic polling.<br>1 = Initiates automatic polling of the 73M1x22 Line-Side Device ID<br>upon the establishment of the barrier SYN. (Default)<br>If SYN is lost, the Device ID will be reset to 0000.                                                                                                                            |
| ENSYNL               | 0x05[1]              | W    | <ul> <li>Enable Synchronization Loss Detection Interrupt</li> <li>0 = Disables Synch Loss Detection Interrupt.</li> <li>1 = Enables Synch Loss Detection Interrupt. (Default) When the</li> <li>73M1x22 detects a loss of synchronization in the Host-Side Barrier</li> <li>Interface, SYNL 0x03[1] will be set and reset when read.</li> </ul>                              |
| SLHS                 | 0x0D[6]              | R    | Synchronization Loss Host Side<br>This bit indicates the status of the Barrier Interface as seen from the<br>Host-Side.<br>0 = Host-Side Barrier Interface is synchronized.<br>1 = Host-Side Barrier Interface lost synchronization. (Default)<br>Once read, the SLHS bit is reset, but will be set again if the<br>synchronization loss continues.                          |
| DISNTR               | 0x15[6]              | WO   | Disable No-Transition Timer<br>If enabled, the No-Transition Timer is a safety feature. If the barrier<br>fails, i.e. no transition is detected for 400 $\mu$ s, the Line-Side Device<br>resets itself and goes on hook to prevent line holding in a failure<br>condition.<br>0 = Enables No-Transition Timer of 400 $\mu$ s. (Default)<br>1 = Disables No-Transition Timer. |
| SLLS                 | 0x1E[2]              | W    | Synchronization Loss Line Side<br>0 = TXRDY will continuously be generated following Synchronization<br>Loss so as to allow SLLS information to be transferred across the<br>barrier. This causes an automatic transfer of 1Eh. (Default)<br>1 = Synchronization is lost in the Line-Side Device due to Header.                                                              |

## **Table 42: Barrier Control Functions**

# **10.7 Line-Side Device Operating Modes**

The architecture of the 73M1x22 is unique in that the isolation barrier device, an inexpensive pulse transformer, is used to provide power and also bidirectional data between the Host-Side Device and the Line-Side Device. When the 73M1x22 is on hook, all the power for the Line-Side Device is provided over the barrier interface. After the Line-Side Device goes off hook, the telco line supplies approximately 8 mA to the Line-Side Device while the host provides the remainder across the barrier. It is also possible to power the Line-Side Device entirely from the line provided there is at least 17 mA of loop current available. Setting the ENLPW bit enables this mode and turns off the power supplied across the barrier. There is a penalty in using this mode in that the noise and dynamic range are about 6 dB worse than with the Barrier Powered Mode. It is therefore recommended that the Line Powered Mode be reserved for applications where the absolute minimum power from the host side is a priority and the reduction in performance can be tolerated.





Figure 30: Line-Side Device AC and DC Circuits

The DCVI bits control the voltage versus current characteristics of the 73M1x22 by monitoring the voltage at the line divided down by the ratios of (R3+R4)/R4 (5:1) during off-hook and (R2+R4)/R4 (101:1) during on-hook period measured at the DCI pin. This voltage does not include the voltage across the Q4 and the bridge. When both the ENAC and ENDC bits are set (the hold mode), the DCVI characteristics follow approximately a 50  $\Omega$  load line offset by a factor determined by the DCVI bits. If ENDC=1 and ENAC=0, the 73M1x22 is in the seize mode and the DC voltage characteristic will be reduced to meet the Australian seize voltage requirements regardless of the setting of the DCVI bits.

# 10.8 Fail-Safe Operation of the Line-Side Device

The 73M1x22 provides additional protection against improper operation during error and harmful external events. These include power or communication failure with the Line-Side Device and the detection of abnormal voltages and currents on the line. The basis of this protection is to ensure that under these conditions the device is in the On-Hook state and the isolation is provided.

The following events will cause the 73M1x22 Line-Side Device to go to the On-Hook state if it is Off-Hook:

- 1. A Power-On Reset occurs while Off-Hook.
- 2. The non-transition timer function (see DISNTR) is triggered by the absence of any signal transitions for more than 400 µs on the barrier interface, indicating a problem with communications.
- 3. The power supply to the Line-Side Device is below normal operating levels.

# 11 Configurable Direct Access Arrangement (DAA)

The 73M1x22 line-side device integrates most of the circuitry to implement a PSTN line interface or DAA that is capable of being globally compliant with a single bill of materials. The 73M1x22 supports the following DAA functions:

- Pulse dialing
- On and Off Hook switch control
- Loop current (DC-IV) regulation
- Line impedance matching
- Ring detection
- Tip and Ring voltage polarity reversal detection
- Billing tone rejection
- Trans-hybrid cancellation

The device is able to support Barrier-powered mode in which the PSTN loop current may be as low as 8 mA.

# 11.1 Pulse Dialing

The 73M1x22 supports Pulse Dialing. See Section 11.6 for the description applicable control and status bits and Section **Error! Reference source not found.** for a description of a recommended procedure.

# 11.2 DC Termination

DC Termination or Loop Current (DC-IV) regulation is managed by the 73M1x22 Line-Side Device by configuring the appropriate registers. No additional components are necessary.

The 73M1x22 provides a DC transconductance circuit that regulates the tip to ring voltage depending on the DC current supplied by the line. There are four settings that can be used to set the voltage to current ratio.

Figure 31 shows the DC-IV characteristics of the 73M1x22 with special regions of interest.



Figure 31: DC-IV Characteristics

The 73M1x22 can:

- Shift the characteristics by setting the turn-on voltage.
- Enable a current limit of 42 mA.

The 73M1x22 meets a wide range of different countries' requirements under software control. See Section 11.7.

There are two operating states for the DC-IV circuits: Hold and Seize.



#### **DCVI Performance**

Figure 32: Tip-Ring Voltage versus Current Using Different DCIV Settings

The Hold state is the nominal operational point for the DC-IV circuits. The response shown in Figure 31 is for the Hold state (both DC and AC transconductance circuits are enabled). The slope of the DC-IV characteristics is approximately 50  $\Omega$  when the series resistance of a typical PPTC resettable fuse is taken into account.

The Seize state is a condition that is used by some central offices to determine an off-hook condition. In this state an additional load is added to the nominal operational DC-IV characteristics used during the Hold state

In the Seize state (only the DC transconductance circuit is enabled), the turn-on voltage is reduced on the line independent of the DC-IV control bits. See the description of the DCIV bit in Section 11.6.

An example of the use of the Seize state is that of Australia in which requires this stat for the first 300 ms immediately after going off hook.



DCVI Performance

#### Figure 33: Voltage versus Current in the Seize Mode is the Same for All DCIV Settings

To facilitate the quick capture of the loop, the bandwidth of the DC loop is high upon power up. On the completion of DC loop capture, it should be lowered to avoid the interaction of DC and AC loops. See the description of the ENNOM bit in Section 11.6.

### **11.2.1 Current Limit Detection**

If the DAA Current Limiting feature is enabled and the device detects a limited condition, then a status bit is set to give an indication of this event.

### **11.3 AC Termination**

International DAA functionality is supported without any external termination components through the following functions:

- Enable/Disable AC termination ATEN bit at Register 0x16[4].
- Select AC termination impedance using the ACZ bits at Register 0x17[4:3]

ACZ Active Termination Loop Setting  $00 = 600\Omega$  (USA, Japan)  $01 = 270\Omega + 750\Omega$  || 150nF (ETSI ES 203 021-2)  $10 = 200\Omega + 680\Omega$  || 100nF (China)  $11 = 220\Omega + 820\Omega$  || 115nF (Australia)

The AC impedance presented to the line can be altered as described in the AC Termination Register (Register 0x17). This is a part of a feedback loop that monitors the line and feeds an appropriate AC current back to line, such that the desired impedance looking into the RXP pin (of the 73M1912 LIC) is realized. Figure 34 shows magnitude response of the impedance matching filter for the case of ETSI ES 203 021-2. It is approximately equal to the inverse of the frequency characteristics of the impedance being realized.



Figure 34: Magnitude Response of IPMF, ACZ=01 (ETSI ES 203 021-2)

## 11.4 Billing Tone Rejection

Some countries use a large amplitude out-of-band tone to measure call duration to allow remote central offices to determine the duration of a call for billing purposes. To avoid saturation and distortion of the input caused by these tones, it is important to be able to reject them. Typical values of frequency are 12 kHz or16 kHz.

The 73M1x22 has an integrated notch filter that attenuates either of these tones. By enabling this filter and selecting the position of the notch frequency such tones will be attenuated.

Figure 35 shows the magnitude response of the filter with a notch at either 12 kHz or 16 kHz.



Figure 35: Magnitude Response of Billing Tone Notch Filter

In addition to the notch filter, the 73M1x22 can indicate the presence of an overload condition when a line's AC voltage exceeds 3.5 Vpk.

# 11.5 Trans-Hybrid Cancellation

A Transmit Bit Stream (TBS) emulating a sinusoid of 1 kHz, full scale (code word of +/- 32,767) is applied to SDIN and the residual signal is measured at SDOUT. Unless stated otherwise, test conditions are: ACZ=00 (600  $\Omega$  termination), THEN=1, ATEN=0, DAA=01, TXBST=0. TXM is externally fed back into the Line-Side Device (73M1912) to effect cancellation of transmit signal.

| Parameter                       | Test Condition                 | Min  | Nom  | Max  | Units |
|---------------------------------|--------------------------------|------|------|------|-------|
| Transmit hybrid<br>cancellation | Measure RxD in HIC             |      | 26   |      | dB    |
| Offset voltage                  | 50% 1's Density                |      | 25   | 50   | mV    |
| AC swing                        | 1kHz sinusoid at Tip and Ring  | 0.85 | 0.95 | 1.05 | Vpk   |
| Idle noise                      | 300 Hz – 4 kHz at Tip and Ring |      | -81  |      | dBm   |

### Table 43: Trans-Hybrid Cancellation

# **11.6 Direct Access Arrangement Control Functions**

These Transmit Control Registers contain control information to set up the line side of the 73M1x22. Included are DC-IV characteristics, off-hook control, etc.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFH                  | 0x12[7]              | WO   | Off-Hook Enable<br>This bit controls the state of the Hook signal.<br>0 = On-Hook. (Default)<br>1 = Off-Hook.                                                                                                                                                                                                                                                                                                                                                            |
| PLDM                 | 0x13[3]              | WO   | <ul> <li>Pulse Dialing Mode Enable</li> <li>Alleviates the strict timing requirements for the Host having to control</li> <li>ENDC and OFH during pulse dialing. With PLDM = 1, the Host only has to toggle OFH to perform pulse dialing.</li> <li>0 = Pulse Dialing Mode is disabled. (Default)</li> <li>1 = Pulse Dialing Mode is enabled.</li> </ul>                                                                                                                  |
| IDISPD               | 0x13[1:0]            | WO   | <ul> <li>Discharge and Pulse Dialing</li> <li>Controls the DC discharge current and how fast the loop turns off. Affects pulse dialing waveform. Controls the amount of discharge current during hook switch transitions.</li> <li>0 = Minimum current. (Default)</li> <li>1 = Maximum current.</li> <li>It is recommended to set IDISPD to 1 prior to hook switching operations.</li> </ul>                                                                             |
| ENNOM                | 0x12[0]              | WO   | Enable Nominal Operation<br>0 = Speeds up the on and off hook transitions time by increasing the DC<br>loop bandwidth of the DC transconductance circuit in the 73M1x22. This<br>can be used for pulse dialing. In addition, ENNOM=0 prevents the reset<br>of all bits in Register 0x12. (Default)<br>1 = Enter Nominal Operation. Reduces the loop bandwidth of the DC<br>transconductance circuit. Allows reset of Register 0x12 caused by bits<br>UVDT, OVDT or OIDT. |

#### **Table 44: DAA Control Functions**

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                |                                 |                                                                                                       |  |  |
|----------------------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------|--|--|
| DCIV                 | 0x13[7:6]            | WO   | DC Current Voltage Characteristic Control<br>Hold state with ENDC and ENAC=1, 20 mA DC loop current except if the<br>DC-IV curve is shifted to a value given by these bits. This assumes that<br>there is a 5:1 attenuation of off-hook.   |                                 |                                                                                                       |  |  |
|                      |                      |      | DCI                                                                                                                                                                                                                                        | V1 DCIV0                        | Description                                                                                           |  |  |
|                      |                      |      | 0                                                                                                                                                                                                                                          | 0                               | DC Loop On Voltage of 0.73V<br>(5.60 V at Tip/Ring assuming a 5:1<br>step down of off-hook voltage)   |  |  |
|                      |                      |      | 0                                                                                                                                                                                                                                          | 1                               | DC Loop On Voltage of 0.977 V<br>(6.75 V at Tip/Ring assuming a 5:1<br>step down of off-hook voltage) |  |  |
|                      |                      |      | 1                                                                                                                                                                                                                                          | 0                               | DC Loop On Voltage of 1.232 V<br>(7.65 V at Tip/Ring assuming a 5:1<br>step down of off-hook voltage) |  |  |
|                      |                      |      | 1                                                                                                                                                                                                                                          | 1                               | DC Loop On Voltage of 1.488 V<br>(9.35 V at Tip/Ring assuming a 5:1<br>step down of off-hook voltage) |  |  |
|                      |                      |      | xx=DC Loop (<br>down of off-ho                                                                                                                                                                                                             | On Voltage o<br>ook voltage)    | and ENAC=0, 20 mA loop current.<br>f 0.281V (3.9 V at Tip/Ring assuming 5:1 step                      |  |  |
|                      | 0.40[5]              |      | -                                                                                                                                                                                                                                          |                                 | ontrol and Status                                                                                     |  |  |
| ILM                  | 0x13[5]              | WO   | Current Limit<br>This control en<br>0 = No curren<br>1 = 42 mA cur                                                                                                                                                                         | nables or dis<br>t limit. (Defa | ,                                                                                                     |  |  |
| ILMON                | 0x1E[7]              | R    | Current Limit Mode On<br>This status bit is effective only when the ILM bit is set to 1.<br>0 = Loop current is lower than 42 mA.<br>1 = Loop current is higher than 42 mA and the current limiting mode is<br>active.                     |                                 |                                                                                                       |  |  |
| THDCEN               | 0x13[4]              | W    | Enables the cancellation of AC signals within DCGM circuit<br>0 = Disables AC cancellation.<br>1 = Enables the cancellation of AC from DCGM circuit.                                                                                       |                                 |                                                                                                       |  |  |
| ATEN                 | 0x16[4]              | W    | Active Termination Loop Enable<br>Enables or disables Active Termination Loop.<br>0 = Disable. (Default)<br>1 = Enable Active Termination Loop.<br>Normal operation requires this bit to be set to always enable a termination<br>circuit. |                                 |                                                                                                       |  |  |

| Function<br>Mnemonic | Register<br>Location | Туре | Descriptio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | n                         |                              |                 |                                |                |
|----------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------|-----------------|--------------------------------|----------------|
| FSCTR                | 0x16[3:0]            | W    | Filter Sample Rate Selection.<br>Since impedance matching is done thru the use of a switched capacitor<br>filter, the realized impedance is exact only if Sample Rate Frequency (Fs)<br>matches to the Sample Rate specified in FSCTR(3:0). When the actual<br>sample rate is not any one of the followings in the table, a setting closest<br>to the actual Fs should be chosen to minimize mismatching errors. These<br>setting will affect both in AC Impedance Matching Filter (IPMF) and<br>Receiver Low Pass Notch Filter (RLPN) both. |                           |                              |                 |                                |                |
|                      |                      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Cont                      | rol Bits                     |                 | Fs Assum                       | ed (kHz)       |
|                      |                      |      | FSCTR3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | FSCTR2                    | 1                            | FSCTR 0         | IPMF                           | RLPN           |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                         | 0                            | 0               | 7.2                            | 7.2            |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                         | 0                            | 1               | 8                              | 8              |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                         | 1                            | 0               | 9                              | 9.6            |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                         | 1                            | 1               | 9.6                            | 9.6            |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                         | 0                            | 0               | 10.286                         | 9.6            |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                         | 0                            | 1               | 11.2                           | 12             |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                         | 1                            | 0               | 12                             | 12             |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                         | 1                            | 1               | 12.8                           | 12             |
|                      |                      |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                         | 0                            | 0               | 14.4                           | 14.4           |
|                      |                      |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                         | 0                            | 1               | 16                             | 16             |
|                      |                      |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                         | 1                            | Х               | Not all                        | owed           |
|                      |                      |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                         | Х                            | Х               | Not all                        | owed           |
| ACZ                  | 0x17[4:3]            | W    | below. ATI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | e selection<br>EN must be | of the active<br>set to 1 fo | or selection to | n loops per the<br>be enabled. | e table shown  |
|                      |                      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CZ Field                  | -                            |                 | Loop Setting                   |                |
|                      |                      |      | 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                           | 600 Ω (D                     | ,               |                                |                |
|                      |                      |      | 01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                           |                              |                 | nF(ETSI ES 2                   | 03 021-2)      |
|                      |                      |      | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                           |                              |                 | nF (China)                     |                |
|                      |                      |      | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                           |                              | 820 Ω    115    | nF (Australia)                 |                |
| APWS                 | 0x17[7]              | W    | Analog Pov                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                           |                              | f 73M1822 c     | r 72M1012                      |                |
|                      |                      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |                              | 3M1822 or 7     |                                |                |
| RLPNEN               | 0x16[5]              | W    | Receive Lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                           |                              |                 |                                |                |
|                      |                      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Fone Recei                | ive Low Pa                   | ss Notch (Rl    | _PN) filter bypa               | assed.         |
|                      |                      |      | (Default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                           |                              |                 | ( . ). (                       | 1 1            |
| RLPNH                | 0v14[0]              | W    | 1 = RLPN F<br>Receive Lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                           |                              | LPINH for no    | tch frequency                  | selection.     |
| RLFIND               | 0x14[2]              | VV   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |                              | otch (RI PN)    | at 12 kHz. (D                  | efault)        |
|                      |                      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |                              | • •             | •                              | ess 0x16[5] to |
|                      |                      |      | enable filte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                           |                              |                 |                                | _              |
| THEN                 | 0x15[3]              | W    | Enable Tra                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                           |                              | al fuera di s   |                                | ath            |
|                      |                      |      | 0 = Transh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                           | -                            |                 | eceive signal p                | am.            |
|                      |                      |      | 1 = Transh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                           |                              |                 |                                |                |
|                      |                      |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |                              | optimal perfo   | ormance.                       |                |

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                         |
|----------------------|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACCEN                | 0x13[4]              | W    | AC Cancellation Enable                                                                                                                                              |
|                      |                      |      | Cancels the AC signals from the DC transconductance circuit.<br>0 = No AC cancellation. (Default)                                                                   |
|                      |                      |      | 1 = Enables the cancellation of AC from the DC transconductance circuit.                                                                                            |
|                      |                      |      | This should be set for normal operation.                                                                                                                            |
| ENAC                 | 0x12[5]              | WO   | Enable AC Transconductance Circuit                                                                                                                                  |
|                      |                      |      | 0 = Shut Down AC Transconductance Circuit. Aux A/D input = Ring<br>Detect Buffer (RGN) / Line Voltage (DCI). Seize state for going off hook.<br>(Default)           |
|                      |                      |      | 1 = Enable AC Transconductance Circuit. Aux A/D input = Line Current (DCS) / Line Voltage (DCI).                                                                    |
| ENDC                 | 0x12[6]              | WO   | Enable DC Transconductance Circuit                                                                                                                                  |
|                      |                      |      | <ul><li>0 = Shut down Transconductance Circuit. (Default)</li><li>1 = Enable Transconductance Circuit.</li></ul>                                                    |
| ENSHL                | 0x12[4]              | WO   | Enable Shunt Loading                                                                                                                                                |
|                      |                      |      | <ul><li>0 = Disable shunt loading. (Default)</li><li>1 = Enable shunt loading of the line.</li></ul>                                                                |
| ENFEL                | 0x12[2]              | WO   | Enable Front End Line-Side Circuit                                                                                                                                  |
|                      |                      |      | <ul> <li>0 = Power down Front End Line-Side circuits. (Default)</li> <li>1 = Enable Front End blocks excluding DCGM, ACGM, shunt regulator.</li> </ul>              |
| ENLVD                | 0x12[3]              | WO   | LeV Detection (OVDT, UVDT, OIDT monitors)                                                                                                                           |
|                      | 0/12[0]              |      | 0 = Enable LeV detection. (Default)                                                                                                                                 |
|                      |                      |      | 1 = Disable LeV detection (used in line-powered mode to save power).                                                                                                |
|                      |                      |      | This bit will be 0 when Line Powered Mode is detected (ENLPW is set in                                                                                              |
|                      |                      |      | Register 0x02[2]) and set to 1 when an interrupt occurs within the Line-<br>Side Device. This bit must be reset prior to switching back to Barrier<br>Powered Mode. |

# 11.7 International Register Settings Table for DC and AC Terminations

Table 45 lists the recommended ACZ and DCIV register settings for various countries. Other parameters can also be set in addition to the AC and DC termination. These settings along with the reference schematic (see Figure 10 and Figure 11) can realize a single design for global usage without country-specific modifications. For more information on worldwide approvals, refer to the *73M1922 World-Wide Design Guide Application Note*.

| Country                | ACZ | DCIV | Country                    | ACZ | DCIV | Country                  | ACZ | DCIV |
|------------------------|-----|------|----------------------------|-----|------|--------------------------|-----|------|
| Argentina              | 00  | 10   | Hungary <sup>1</sup>       | 01  | 10   | Pakistan                 | 00  | 10   |
| Australia              | 11  | 11   | Iceland <sup>2</sup>       | 01  | 10   | Peru                     | 00  | 10   |
| Austria <sup>1</sup>   | 01  | 10   | India                      | 00  | 10   | Philippines              | 00  | 10   |
| Bahrain                | 00  | 10   | Indonesia                  | 00  | 10   | Poland <sup>1</sup>      | 01  | 10   |
| Belgium <sup>1</sup>   | 01  | 10   | Ireland <sup>1</sup>       | 01  | 10   | Portugal <sup>1</sup>    | 01  | 10   |
| Bolivia                | 00  | 10   | Israel                     | 00  | 10   | Romania <sup>1</sup>     | 01  | 10   |
| Brazil                 | 00  | 10   | Italy <sup>1</sup>         | 01  | 10   | Russia                   | 00  | 10   |
| Bulgaria <sup>1</sup>  | 01  | 10   | Japan                      | 00  | 00   | Saudi Arabia             | 00  | 10   |
| Canada                 | 00  | 10   | Jordan                     | 00  | 10   | Singapore                | 00  | 10   |
| Chile                  | 00  | 10   | Kazakhstan                 | 00  | 10   | Slovakia <sup>1</sup>    | 01  | 10   |
| China                  | 00  | 10   | Kuwait                     | 00  | 10   | Slovenia <sup>1</sup>    | 01  | 10   |
| Columbia               | 00  | 10   | Latvia <sup>1</sup>        | 01  | 10   | South Africa             | 11  | 10   |
| Croatia                | 01  | 10   | Lebanon                    | 00  | 10   | South Korea              | 00  | 10   |
| Cyprus <sup>1</sup>    | 01  | 10   | Leichtenstein <sup>2</sup> | 01  | 10   | Spain <sup>1</sup>       | 01  | 10   |
| Czech Rep <sup>1</sup> | 01  | 10   | Lithuania <sup>1</sup>     | 01  | 10   | Sweden <sup>1</sup>      | 01  | 10   |
| Denmark <sup>1</sup>   | 01  | 10   | Luxembourg <sup>1</sup>    | 01  | 10   | Switzerland <sup>2</sup> | 01  | 10   |
| Ecuador                | 00  | 10   | Масао                      | 00  | 10   | Syria                    | 00  | 10   |
| Egypt                  | 00  | 10   | Malaysia                   | 00  | 10   | Taiwan                   | 00  | 10   |
| El Salvador            | 00  | 10   | Malta <sup>1</sup>         | 01  | 10   | ES 203 021-2             | 01  | 10   |
| Estonia <sup>1</sup>   | 01  | 10   | Mexico                     | 00  | 10   | Thailand                 | 00  | 10   |
| Finland <sup>1</sup>   | 01  | 10   | Morocco                    | 00  | 10   | Turkey                   | 00  | 10   |
| France <sup>1</sup>    | 01  | 10   | Netherlands <sup>1</sup>   | 01  | 10   | UAE                      | 00  | 10   |
| Germany <sup>1</sup>   | 01  | 10   | New Zealand                | 11  | 10   | UK <sup>1</sup>          | 01  | 10   |
| Greece <sup>1</sup>    | 01  | 10   | Nigeria                    | 00  | 10   | Ukraine                  | 00  | 00   |
| Guam                   | 00  | 10   | Norway <sup>2</sup>        | 01  | 10   | USA                      | 00  | 10   |
| Hong Kong              | 00  | 10   | Oman                       | 00  | 10   | Yemen                    | 00  | 10   |

 Table 45: Recommended Register Settings for International Compatibility

<sup>1</sup> These countries are members of the European Union, where there are no longer any regulatory requirements for AC impedance. The suggested setting complies with ETSI ES 203 021-2. Other settings can be used if desired.

<sup>2</sup> These countries are members of the European Free Trade Association, and their regulations generally follow the European Union model. The suggested setting complies with ETSI ES 203 021-2.

# **12 Line Sensing and Status**

# 12.1 Auxiliary A/D Converter

An 8-bit auxiliary A/D converter integrated in the 73M1x22 provides line monitoring and sensing capabilities. The A/D converter input signals are connected to the RGP and RGN pins of the device. It is possible to use this A/D converter to sample signals unrelated to PSTN DAA functions. However, in this application, it is necessary to isolate the input signal with optical or other means since the 73M1x22 is connected directly to the PSTN. Under normal conditions, RGP and RGN are AC coupled to the line through high voltage (250 V) capacitors.

Through the use of this auxiliary A/D converter, the following line status sensing features are supported by the 73M1x22:

- Ring detection.
- PSTN line already in use detection.
- Off-hook detection that a parallel phone has been picked-up parallel pick-up detection (PPU).
- On-hook detection of DC loop voltage polarity reversals.
- On-hook detection of Type II Caller ID.

# 12.2 Ring Detection

Ring Detection is provided through circuitry connected to the device pins RGP and RGN. Any large voltage transition (ringing or line reversal) will be a source for the "Wake up" signal to the 73M1x22. Upon reception of a wake-up signal, the 73M1x22 passes the detected signal to the host where it is to be qualified for frequency and cadence (on and off timing of the ring tone bursts) as a valid ring signal.

# 12.3 Line In Use Detection (LIU)

If the 73M1x22 is preparing to go off-hook and dial, it is required to be aware whether the phone line is already in use by another device. If the 73M1x22 determines that the phone line is presently in use, it can avoid going off-hook and interrupting the call in progress. The timing of the 73M1x22 off-hook transition can be delayed until the 73M1x22 determines that the phone line is available. LIU sensing is done at pin DCIN with the Aux A/D.

## 12.4 Parallel Pick Up (PPU)

Parallel Pick Up is a means for the 73M1x22 to determine and notify a host in the case when the DAA is offhook and a second or parallel connected device during the course of a connection is also made to go offhook.

## **12.5 Polarity Reversal Detection**

A third type of line sensing requirement is associated with Caller ID protocols found in Japan and some European countries. In these countries, the Caller ID signals are sent prior to the start of normal ringing. A polarity reversal is used to indicate to the 73M1x22 that transmission of Caller ID information is about to begin. The detection of a polarity reversal takes place while the 73M1x22 is in the on-hook state.

# 12.6 Off-hook Detection of Caller ID Type II

It is also possible to receive Caller ID signals while the telephone is in use, referred to as Type II CID. This requires the 73M1x12 to constantly monitor the line for signals, such as special in-band or CAS tones, while the 73M1x22 is in the off-hook state. This is done through the normal receive path.

# 12.7 Voltage and Current Detection

The 73M1x22 is capable of detecting the following circumstances:

- Under voltage on the line
- Over voltage on the line
- Over current

These 73M1x22 built-in mechanisms provide protection to both the device itself and the external line circuitry.

If enabled, Over Voltage and Over Current detection will cause the 73M1x22 to go on-hook without the intervention of the host.

If configured in Line Powered mode, the detection of an Under-voltage condition causes the 73M1x22 to switch automatically to Barrier Powered Operation (see Section 10.2.1). This is done without the intervention of the host.

For each of the detection functions there are enable control and detection status. For each of the functions there is a master detection function enable bit that is to be set in order for the functions to work.

# 12.8 Under Voltage Detection (UVD)

Under Voltage Detection is an important feature of 73M1x22. It is intended to determine if the phone line is not capable of supplying the current that the 73M1x22 requires from the line for proper operation. If this function is enabled and If the line is not capable of providing this current, the UVD condition will be asserted and can become a source of interrupt from 73M1x22 to its connected host.

# 12.9 Over Voltage Detection (OVD)

If enabled, Over Voltage Detection is indicated if the device senses that the line voltage exceeds a defined threshold. The device allows the selection of choice of either 60 Vpk or 70 Vpk (depending upon the attenuation ratio, typically this is 100:1).

If enabled the 73M1x22 will automatically go on-hook if over voltage is detected.

## 12.10 AC Signal Over Load Detection

This is the same feature as used for the detection of billing tones (see Section 11.4). In this most generic sense, this detector provides an indicator that the AC signal on the line exceeds a value of 3.5 Vpk.

## 12.11 Over Current Detection (OID)

When the line current exceeds the safe operating range of the 73M1x22 or the external transistors, the device indicates this condition. If enabled, the 73M1x22 will automatically go on-hook if an over current event is detected.

# **12.12 Line Status Functions Control Functions**

These registers contain control information to set up and use the 73M1x22 line sensing functions.

| Function<br>Mnemonic | Register<br>Location | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                            |                                                                                                                |   |  |  |
|----------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---|--|--|
| RXBST                | 0x14[3]              | WO   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | If set to 1, Receive signal is increased by 20 dB. Default is 0. This is used to amplify signals that are passed through the auxiliary A/D |                                                                                                                |   |  |  |
| CIDM                 | 0x15[4]              | W    | Caller ID Mode<br>0 = Disable Caller ID Mode. (Default)<br>1 = Enables Caller ID Mode by coupling the signal from the<br>RGN/RGP pins to the receive filter input. A 20 dB gain boost is<br>included in the signal path. The RXBST bit should also be set to allow<br>the total nominal gain of 40 dB in the Caller ID path. The normal<br>signal path is disconnected.                                                                                                          |                                                                                                                                            |                                                                                                                |   |  |  |
|                      |                      |      | Ring Detectio                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | n Status E                                                                                                                                 | Bits                                                                                                           |   |  |  |
| RGTH                 | 0x0E[1:0]            | W    | Ring Voltage into                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Detect Thr<br>RGP/RGN                                                                                                                      | -                                                                                                              | f |  |  |
|                      |                      |      | RGTH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RGTH0                                                                                                                                      | Description                                                                                                    |   |  |  |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                          | Ring Detect disabled. For ring<br>detection to occur, these bits<br>must be programmed to a<br>non-zero state. |   |  |  |
|                      |                      |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                          | 0.15 Vpk equivalent to ±15<br>Vpk at Auxiliary A/D input.                                                      |   |  |  |
|                      |                      |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                          | 0.30 Vpk equivalent to ±30 Vpk at Auxiliary A/D input.                                                         |   |  |  |
|                      |                      |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                          | 0.45 Vpk equivalent to ±45 Vpk at Auxiliary A/D input.                                                         |   |  |  |
| RGMON                | 0x03[3]              | R    | host:<br>0 = Silent (Defaul<br>1 = Ringing                                                                                                                                                                                                                                                                                                                                                                                                                                       | Ringing Monitor<br>Bit 3 monitors the activity of Ringing for further cadence check by the<br>host:<br>0 = Silent (Default)                |                                                                                                                |   |  |  |
| RGDT                 | 0x03[0]              | R    | Ring or Line Reversal Detection<br>Voltage greater than the Ring Detect Threshold was detected at<br>RGP/RGN. This value is latched upon the event and cleared on read.<br>The threshold is determined by RGTH. This is a maskable interrupt.<br>It is enabled by the ENRGDT bit.<br>0 = No Latched Ring or Line Reversal Detection event. (Default)                                                                                                                             |                                                                                                                                            |                                                                                                                |   |  |  |
| ENRGDT               | 0x05[0]              | W    | <ul> <li>1 = A Latched Ring or Line Reversal Detection event. (Detault)</li> <li>1 = A Latched Ring or Line Reversal Detection event.</li> <li>Enable Ring Detection Interrupt</li> <li>This control bit enables the ring detection interrupt.</li> <li>0 = Ring Detection Interrupt Disabled.</li> <li>1 = Ring Detection Interrupt Enabled. (Default)</li> <li>When 73M1922 detects an incoming ring signal, this bit will be set, if enabled, and reset when read.</li> </ul> |                                                                                                                                            |                                                                                                                |   |  |  |

| Table 46: | Line \$ | Sensing | Control | Functions |
|-----------|---------|---------|---------|-----------|
|-----------|---------|---------|---------|-----------|

|       |           | A     | uxiliary A/D Converter Status Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RNG   | 0x1A[7:0] | R     | Result of Auxiliary A/D measuring the attenuated ring voltage.<br>Note: 1 lsb=1.31/128=~10.23 mV; 1's compliment.<br>Example: 00100000 $\rightarrow$ 327 mV or Ring Voltage=32.7 V                                                                                                                                                                                                                                                                                                                  |
| LV    | 0x1B[7:1] | R     | Line Voltage On and Off Hook<br>LV contains the seven most significant bits of an 8-bit A/D<br>representation of the voltage of the input of pin DCI. The voltage at<br>the DCI pin is equal to the decimal value of LV bits [7:1] x 21.87<br>mV. For example, if the value of 0100000 is read from LV bits<br>[7:1], this has a decimal value of 32, therefore DCI voltage equals<br>$32 \times 21.87 = 700 \text{ mV}.$                                                                           |
| LC    | 0x1C[7:1] | R     | Note that the voltage at the DCI pin is the voltage divided by 5 (off hook) or 100 (on hook). When offhook the diode bridge, switch saturation voltage, etc. should also be added to calculate the voltage at tip and ring.<br>Loop Current in DC Path                                                                                                                                                                                                                                              |
|       |           |       | Result of Auxiliary A/D measuring the Loop Current (7-bit<br>resolution, least significant bits only).<br>Note LC0=1 lsb=1.31/128=~10.23 mV=1.25 mA; magnitude only.<br>The value of the resistor between the rectifier bridge and the DCS<br>pin is assumed to be 8.2 $\Omega$ .<br>Example: 0000011 $\rightarrow$ 30.7 mV/RE=3.74 mA; 0010000 $\rightarrow$ 20 mA<br>Note: The AC path also has ~7 mA of loop current that should be<br>added to get the total loop current provided by the line. |
|       |           | 1     | Line Sensing Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DET   | 0x03[2]   | R     | Detection of Voltage or Current Fault<br>0 = None of the three conditions is detected. (Default)<br>1 = Indicates the detection of one of three conditions:<br>Under Voltage, Over Voltage and Over Current.<br>This status bit is reset when read. This is a maskable interrupt. It<br>is enabled by the ENDET bit.                                                                                                                                                                                |
| ENDET | 0x05[2]   | W     | <ul> <li>Enables Line Sensing Interrupt on Host Side Device</li> <li>This bit controls whether an interrupt is generated based upon the detection of Under Voltage, Over Voltage and Over Current.</li> <li>0 = Disable detector interrupt. (Default)</li> <li>1 = Enable detector interrupt.</li> </ul>                                                                                                                                                                                            |
| ENDT  | 0x12[1]   | WO    | Enable Detectors on Line Side Device<br>0 = UVDT, OVDT and OIDT conditions are ignored. (Default)<br>1 = Enables UVDT, OVDT and OIDT in the Line-Side Device and<br>allows them to be used in the Host-Side Device.                                                                                                                                                                                                                                                                                 |
|       |           | Under | -Voltage Detection Control and Status                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ENUVD | 0x15[2]   | WO    | Enable Under Voltage Detector on Line Side Device<br>1 = Under Voltage Detector Enabled. When enabled, the ENNOM<br>bit is temporarily set to the wide bandwidth mode if an<br>under-voltage condition detected to allow fast reacquisition of the<br>line.                                                                                                                                                                                                                                         |
| UVDET | 0x1E[6]   | R     | Under-Voltage Detection on Line Side Device<br>0 = Under Voltage condition is not detected at VPS. (Default)<br>1 = Under Voltage condition is detected at VPS.                                                                                                                                                                                                                                                                                                                                     |

|       | Over-Voltage Detection Control and Status |       |                                                                                                                                                                                                                                         |  |  |
|-------|-------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ENOVD | 0x15[1]                                   | WO    | Enable Over-Voltage Detector on Line Side Device<br>1 = Over Voltage Detector Enabled (not latched). Over voltage<br>detector is enabled if ENOVD, ENFEL and ENNOM all equal 1.                                                         |  |  |
| OVDET | 0x1E[5]                                   | R     | Over-Voltage Detected on Line Side Device<br>0 = Over Voltage condition is not detected at RGP/RGN inputs.<br>(Default)<br>1 = Over Voltage Condition is detected at RGP/RGN inputs.                                                    |  |  |
| OVDTH | 0x13[2]                                   | WO    | Over-Voltage Threshold Setting<br>0 = Over Voltage Threshold is 0.6 Vpk at the chip or 60 Vp on the<br>line. (Default)<br>1 = Over Voltage Threshold is 0.7 Vpk at the chip or 70 Vp on the<br>line.                                    |  |  |
|       | l.                                        | Over- | Current Detection Control and Status                                                                                                                                                                                                    |  |  |
| ENOID | 0x15[0]                                   | WO    | Enable Over-Current Detector on Line Side Device<br>0 = Over-Current Detector is not enabled. (Default)<br>1 = Over-Current Detector is enabled.                                                                                        |  |  |
| OIDET | 0x1E[4]                                   | R     | Over-Current (I) Detector on Line Side Device<br>0 = Over-Current (I) condition is not detected. (Default)<br>1 = Over-Current (I) condition is detected at the DCS pin when<br>Loop Current is > 125 mA if ILM=0, or > 55 mA if ILM=1. |  |  |

# 13 Loopback and Testing Modes

Figure 36 show the five loopback modes available in the 73M1x22.





Table 47 describes how the above control bits interact to provide each of the six loopback modes.

| TEST | TMEN | DTST | Loopback Mode                                                                                                                                                                                | Mnemonic |
|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 0000 | 0    | 00   | Normal mode. (Default)                                                                                                                                                                       | No Loops |
| 0000 | 1    | 10   | Digital Loopback mode. Interpolated<br>TxData (TxD) is looped back to the<br>Decimated RxData input (RxD).                                                                                   | DIGLB1   |
| 0000 | 1    | 11   | Remote Analog Loopback. Received RxD<br>is looped back as TxD and transmitted<br>back to the 73M1922<br>Line-Side Device; RxD is D/A converted to<br>yield the analog transmit signal (TxA). | INTLB1   |
| 0001 | 0    | 00   | Digital Loopback mode. Transmit Bit<br>Stream (TBS) is looped back to receive<br>digital channel and received (DIGLB2).                                                                      | DIGLB2   |
| 0010 | 0    | 00   | Remote Analog Loopback. Receive<br>analog signal is converted to Received Bit<br>Stream (RBS) and is looped back to TBS<br>and the analog transmit channel (INTLB2).                         | INTLB2   |
| 0011 | 0    | 00   | Analog Loopback. The transmit data is connected to the receiver at the analog interface and received (ALB).                                                                                  | ALB      |

#### Table 47: Loopback Modes

# **13.1 Loopback Controls**

Table 48 describes the registers used for loopback control.

| Function<br>Mnemonic | Register<br>Location | Туре                                                                                                                                                            | Description                                                                                                                                                                                                                                                 |                   |                                    |  |
|----------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------|--|
| TMEN                 | 0x02[7]              | W                                                                                                                                                               | Test Mode Enable<br>Used to enable the activation of the test loops controlled by<br>the DTST bits (DIGLB1 and INTLB1).<br>0 = No DTST loops enable. (Default)<br>1 = DTST loops enable.<br>TMEN has to be set to 1 before the setting of the DTST<br>bits. |                   |                                    |  |
| DTST                 | 0x07[3:0]            | W                                                                                                                                                               |                                                                                                                                                                                                                                                             |                   |                                    |  |
|                      |                      |                                                                                                                                                                 | DTST1                                                                                                                                                                                                                                                       | DTST0             | Selected Test Mode                 |  |
|                      |                      |                                                                                                                                                                 | 0                                                                                                                                                                                                                                                           | 0                 | Normal (Default)                   |  |
|                      |                      |                                                                                                                                                                 | 1                                                                                                                                                                                                                                                           | 0                 | DIGLB1                             |  |
|                      |                      |                                                                                                                                                                 | 1                                                                                                                                                                                                                                                           | 1                 | INTLB1                             |  |
| TEST                 | 0x18[7:4]            | W                                                                                                                                                               | I This four-bit field is used to enable the loopback mode per the following table:                                                                                                                                                                          |                   |                                    |  |
|                      |                      |                                                                                                                                                                 | TEST                                                                                                                                                                                                                                                        | EST Loopback Mode |                                    |  |
|                      |                      |                                                                                                                                                                 | 0000 Normal mode. (Default)<br>Transmit and receive channels are independer                                                                                                                                                                                 |                   |                                    |  |
|                      |                      | 0001 Digital loopback mode. Transmit Bit Stre<br>is looped back to receive digital channel<br>received (DIGLB2).                                                |                                                                                                                                                                                                                                                             |                   | ack to receive digital channel and |  |
| is con<br>loope      |                      | Remote Analog loopback. Receive analog sign<br>is converted to Received Bit Stream (RBS) and<br>looped back to TBS and the analog transmit<br>channel (INTLB2). |                                                                                                                                                                                                                                                             |                   |                                    |  |
|                      |                      |                                                                                                                                                                 | 0011       Analog loopback. The transmit data is connected to the receiver at the analog interface and received (ALB).                                                                                                                                      |                   |                                    |  |

### Table 48: Loopback Controls

# **14 Performance**

This section provides an overview of typical performance characteristics measured using a 73M1x22 production device on a Teridian Reference Board. The measurements were made at the tip and ring pins.

# 14.1 DC VI Characteristics





Figure 37: Off-Hook Tip and Ring DC Characteristics



Figure 38: ES 203 021-2 DC Mask with Current Limit Enabled









Figure 40: Return Loss

# 15 Package Layout



| C              | IMMON D            | IMENSI                                                                                                                                                                                                                                                                                                                                                             | INS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|----------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MILLIM         | ETERS              | INC                                                                                                                                                                                                                                                                                                                                                                | HES .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| MIN            | MAX                | MIN                                                                                                                                                                                                                                                                                                                                                                | MAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                | 1.1D               |                                                                                                                                                                                                                                                                                                                                                                    | .043                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0.05           | 0.15               | .002                                                                                                                                                                                                                                                                                                                                                               | .006                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0.85           | 0.95               | .033                                                                                                                                                                                                                                                                                                                                                               | .037                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0.19           | D.30               | ،0D7                                                                                                                                                                                                                                                                                                                                                               | -012                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0.19           | 0.25               | .007                                                                                                                                                                                                                                                                                                                                                               | .010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0.09           | 0.20               | .004                                                                                                                                                                                                                                                                                                                                                               | .008                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0.09           | 0.14               | .004                                                                                                                                                                                                                                                                                                                                                               | .006                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| SEE VARIATIONS |                    | SEE VAR                                                                                                                                                                                                                                                                                                                                                            | NUTATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 4.30           | 4.50               | .169                                                                                                                                                                                                                                                                                                                                                               | .177                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0.65           | 32£                | .026                                                                                                                                                                                                                                                                                                                                                               | B2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 6.25           | 6.25 6.55 .2       |                                                                                                                                                                                                                                                                                                                                                                    | .258                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0.50           | D.70               | .020                                                                                                                                                                                                                                                                                                                                                               | .028                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| SEE VAR        | IATIONS            | SEE VAR                                                                                                                                                                                                                                                                                                                                                            | IATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 04             | B°                 | ٩٥                                                                                                                                                                                                                                                                                                                                                                 | 8°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|                | MILLIM<br>MIN.<br> | MILLIMETERS           MIN.         MAX.           —         1.110           0.05         0.15           0.85         0.95           0.19         0.20           0.09         0.14           SEE         VARIATIONS           4.30         4.50           0.65         8SC           6.25         6.55           0.53         0.70           SEE         VARIATIONS | MIN.         MAX.         MIN.           0.05         0.15         .002           0.85         0.95         .033           1.19         0.20         .007           0.09         0.20         .007           0.09         0.20         .004           0.09         0.20         .004           0.09         0.20         .004           6.09         0.14         .004           SEE         VARTATIONS         SEE VAR           4.30         4.50         .169           0.65         BSC         .026           6.25         6.55         .246           0.50         0.70         .020           SEE         VARIATIONS         SEE |  |

| JEDEC  |    |   |             | VARIATIONS |                    |      |  |  |
|--------|----|---|-------------|------------|--------------------|------|--|--|
| MD-153 | Ν  |   | NILLIMETERS |            | NILLIMETERS INCHES |      |  |  |
|        |    |   | MIN.        | MAX.       | MIN.               | MAX. |  |  |
| AB-1   | 14 | D | 4.90        | 5.10       | .193               | .201 |  |  |
| AB     | 16 | D | 4,90        | 5.10       | .193               | .201 |  |  |
| AC     | 20 | Π | 6,40        | 6,60       | .252               | .260 |  |  |
| AD     | 24 | D | 7.70        | 7.90       | .303               | .311 |  |  |
| AE     | 28 | 1 | 9,60        | 9,80       | .378               | .386 |  |  |
|        |    |   |             |            |                    |      |  |  |

### Figure 41: 20-Pin TSSOP Package Dimensions













FOR EVEN TERMINAL/SIDE

NOTES:

- 1. DIE THICKNESS ALLOWABLE IS 0.305mm MAXIMUM (.012 INCHES MAXIMUM)
- 2. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. 1994.

▲ DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED. BETWEEN 0.20 AND 0.25mm FROM TERMINAL TIP.

5. THE PIN #1 IDENTIFIER MUST BE EXISTED ON THE TOP SURFACE OF THE

PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY.

- 6. EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL.
- 7. ALL DIMENSIONS ARE IN MILLIMETERS.

8. PACKAGE WARPAGE MAX 0.08mm.

APPLIED FOR EXPOSED PAD AND TERMINALS.

EXCLUDE EMBEDDING PART OF EXPOSED PAD FROM MEASURING.

A APPLIED ONLY FOR TERMINALS.

|                           |      |      |      |      |      |      | -    |
|---------------------------|------|------|------|------|------|------|------|
| SYMBOLS                   |      | D2   |      |      | E2   |      | NOTE |
|                           | MIN  | NOM  | MAX  | MIN  | NOM  | MAX  |      |
| EXPOSED PAD<br>VARIATIONS | 5.95 | 6.10 | 6.25 | 6.00 | 6.15 | 6.30 |      |
| SYMBOLS                   |      | D3   |      |      | E3   |      | NOTE |
|                           | MIN  | NOM  | MAX  | MIN  | NOM  | MAX  |      |
| EXPOSED PAD<br>VARIATIONS | 2.25 | 2.40 | 2.55 | 1.85 | 2.00 | 2.15 |      |
| SYMBOLS                   |      | D4   |      |      | E4   |      | NOTE |
|                           | MIN  | NOM  | MAX  | MIN  | NOM  | MAX  |      |
| EXPOSED PAD<br>VARIATIONS | 2.25 | 2.40 | 2.55 | 1.85 | 2.00 | 2.15 |      |

#### Figure 43: 42-Pin QFN Package Dimensions

| ъ<br>т | DI       | DIMENSIONS |      |                              |  |  |  |
|--------|----------|------------|------|------------------------------|--|--|--|
| B      |          |            |      | N <sub>D</sub>               |  |  |  |
| 0      | MIN.     | NOM.       | MAX. | <sup>N</sup> D <sub>ГE</sub> |  |  |  |
| Α      | -        | 0.85       | 0.90 |                              |  |  |  |
| A1     | 0.00     | 0.01       | 0.05 | 9                            |  |  |  |
| Α2     | -        | 0.65       | 0.70 |                              |  |  |  |
| AЗ     |          | 0.20 REF.  |      |                              |  |  |  |
| e      |          | 0.50 BSC   |      |                              |  |  |  |
| N      |          | 42         |      |                              |  |  |  |
| L      | 0.30     | 0.40       | 0.50 |                              |  |  |  |
| Ь      | 0.18     | 0.23       | 0.30 | 4                            |  |  |  |
| D      |          | 8.00 BSC   |      |                              |  |  |  |
| D1     |          | 7.75 BSC   |      |                              |  |  |  |
| E      | 8.00 BSC |            |      |                              |  |  |  |
| E1     |          | 7.75 BSC   |      |                              |  |  |  |
| θ      |          |            | 12*  |                              |  |  |  |
| Ρ      | 0.24     | 0.42       | 0.60 |                              |  |  |  |

# **16 Ordering Information**

Table 49 lists the order numbers and packaging marks used to identify 73M1822 and 73M1922 products.

| Part Description                                | Order Number   | Packaging Mark | Host/Line    |
|-------------------------------------------------|----------------|----------------|--------------|
| 73M1922 32-Pin QFN, Lead free                   | 73M1922-IM/F   | 73M1912-M      | Line-Side IC |
|                                                 |                | 73M1902-M      | Host-Side IC |
| 73M1922 32-Pin QFN, Lead free,                  | 73M1922-IMR/F  | 73M1912-M      | Line-Side IC |
| Tape and Reel                                   |                | 73M1902-M      | Host-Side IC |
| 73M1922 20-Pin TSSOP, Lead free                 | 73M1922-IVT/F  | 73M1912VT      | Line-Side IC |
|                                                 |                | 73M1902A       | Host-Side IC |
| 73M1922 20-Pin TSSOP, Lead free                 | 73M1922-IVTR/F | 73M1912VT      | Line-Side IC |
| Tape and Reel                                   |                | 73M1902A       | Host-Side IC |
| 73M1822 42-Pin QFN, Lead free                   | 73M1822-IM/F   | 73M1822A-IM    |              |
| 73M1822 42-Pin QFN, Lead free,<br>Tape and Reel | 73M1822-IMR/F  | 73M1822A-IM    |              |

| Table 49: Order Numbers a | and Packaging Marks |
|---------------------------|---------------------|
|---------------------------|---------------------|

# **17 Contact Information**

For more information about Teridian Semiconductor products or to check the availability of the 73M1822 or 73M1922, contact us at:

6440 Oak Canyon Road Suite 100 Irvine, CA 92618-5201

Telephone: (714) 508-8800 FAX: (714) 508-8878 Email: modem.support@teridian.com

For a complete list of worldwide sales offices, go to http://www.teridian.com.

# **Revision History**

| Revision | Date       | Description                                                                                                                                                                                                                                                                                                                                                |
|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 10/26/2007 | First publication.                                                                                                                                                                                                                                                                                                                                         |
| 1.1      | 11/7/2007  |                                                                                                                                                                                                                                                                                                                                                            |
| 1.1.1    | 4/11/2008  |                                                                                                                                                                                                                                                                                                                                                            |
| 1.2      | 8/28/2008  |                                                                                                                                                                                                                                                                                                                                                            |
| 1.3      | 3/23/2009  |                                                                                                                                                                                                                                                                                                                                                            |
| 1.4      | 8/6/2009   |                                                                                                                                                                                                                                                                                                                                                            |
| 1.5      | 10/16/2009 |                                                                                                                                                                                                                                                                                                                                                            |
| 1.6      | 4/7/2010   | Changed the values in Table 17.<br>Replaced the schematics in Figure 10 and Figure 11.<br>Updated the Bill of Materials in Table 27.<br>Added the ACCEN bit to Table 30 and Table 31.<br>Corrected the Types (R, W, WO) in Table 31.<br>Added clarification to the description of the PLDM bit.<br>Added clarification to the description of the RGDT bit. |

Teridian Semiconductor Corporation is a registered trademark of Teridian Semiconductor Corporation. Simplifying System Integration is a trademark of Teridian Semiconductor Corporation. MicroDAA is a registered trademark of Teridian Semiconductor Corporation. All other trademarks are the property of their respective owners.

Teridian Semiconductor Corporation makes no warranty for the use of its products, other than expressly contained in the Company's warranty detailed in the Teridian Semiconductor Corporation standard Terms and Conditions. The company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice and does not make any commitment to update the information contained herein. Accordingly, the reader is cautioned to verify that this document is current by comparing it to the latest version on http://www.teridian.com or by checking with your sales representative.

Teridian Semiconductor Corp., 6440 Oak Canyon, Suite 100, Irvine, CA 92618 TEL (714) 508-8800, FAX (714) 508-8877, http://www.teridian.com