











DRV5033-Q1

SLIS164A - DECEMBER 2014-REVISED MAY 2015

# DRV5033-Q1 Automotive Digital-Omnipolar-Switch Hall Effect Sensor

### **Features**

- Digital Omnipolar-Switch Hall Sensor
- AEC-Q100 Qualified for Automotive Applications
  - Grade 1:  $T_A = -40$  to 125°C (Q, See Figure 22)
  - Grade 0: T<sub>A</sub> = -40 to 150°C (E, See Figure 22)
- Superior Temperature Stability
  - B<sub>OP</sub> ±10% Over Temperature
- High Sensitivity (B<sub>OP</sub> and B<sub>RP</sub>)
  - $-\pm 6.9 / \pm 3.5 \, \text{mT} \, (AJ)$
- **Detects North and South Magnetic Field**
- Supports a Wide Voltage Range
  - 2.7 to 38 V
  - No External Regulator Required
- Open Drain Output (30-mA Sink)
- Fast 35-µs Power-On Time
- Small Package and Footprint
  - Surface Mount 3-Pin SOT-23 (DBZ)
    - 2.92 mm × 2.37 mm
  - Through-Hole 3-Pin SIP (LPG)
    - $-4.00 \text{ mm} \times 3.15 \text{ mm}$

### **Protection Features**

- Reverse Supply Protection (up to –22 V)
- Supports up to 40-V Load Dump
- Output Short-Circuit Protection
- Output Current Limitation
- OUT Short to Battery Protection

### 2 Applications

- **Docking Detection**
- Door Open and Close Detection
- **Proximity Sensing**
- Valve Positioning
- **Pulse Counting**

### 3 Description

The DRV5033-Q1 device is a chopper-stabilized Hall Effect Sensor that offers a magnetic sensing solution with superior sensitivity stability over temperature and integrated protection features.

The DRV5033-Q1 responds the same to both polarities of magnetic field direction. When the applied magnetic flux density exceeds the BOP threshold, the DRV5033-Q1 open drain output goes low. The output stays low until the field decreases to less than B<sub>RP</sub>, and then the output goes to high impedance. The output current sink capability is 30 mA. A wide operating voltage range from 2.7 to 38 V with reverse polarity protection up to -22 V makes the device suitable for a wide range of automotive applications.

Internal protection functions are provided for reverse supply conditions, load dump, and output short circuit or over current.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| DDV/5022 O4 | SOT-23 (3) | 2.92 mm × 2.37 mm |
| DRV5033-Q1  | SIP (3)    | 4.00 mm × 3.15 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Output State







# **Table of Contents**

| 1 | Features 1                           |    | 8.1 Overview                                     | 8  |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.2 Functional Block Diagram                     | 8  |
| 3 | Description 1                        |    | 8.3 Feature Description                          | 9  |
| 4 | Output State 1                       |    | 8.4 Device Functional Modes                      | 14 |
| 5 | Revision History                     | 9  | Application and Implementation                   | 15 |
| 6 | Pin Configuration and Functions      |    | 9.1 Application Information                      | 15 |
| - | _                                    |    | 9.2 Typical Application                          | 15 |
| 7 | Specifications                       | 10 | Power Supply Recommendations                     | 17 |
|   | 7.1 Absolute Maximum Ratings         | 11 | Device and Documentation Support                 | 18 |
|   | 7.3 Recommended Operating Conditions |    | 11.1 Device Support                              | 18 |
|   | 7.4 Thermal Information              |    | 11.2 Community Resources                         | 18 |
|   | 7.5 Electrical Characteristics       |    | 11.3 Trademarks                                  | 19 |
|   | 7.6 Switching Characteristics        |    | 11.4 Electrostatic Discharge Caution             | 19 |
|   | 7.7 Magnetic Characteristics         |    | 11.5 Glossary                                    | 19 |
|   | 7.8 Typical Characteristics 6        | 12 | Mechanical, Packaging, and Orderable Information | 10 |
| 8 | Detailed Description 8               |    |                                                  |    |
|   |                                      |    |                                                  |    |

# 5 Revision History

| anges from Original (December 2014) to Revision A |   |  |  |  |
|---------------------------------------------------|---|--|--|--|
| Updated device status to production data          | 1 |  |  |  |



### 6 Pin Configuration and Functions

For additional configuration information, see *Device Markings* and *Mechanical, Packaging, and Orderable Information*.





### **Pin Functions**

| PIN             |     |     | TYPE   | DESCRIPTION                                                                                                                           |  |  |  |
|-----------------|-----|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME            | DBZ | LPG | ITPE   | DESCRIPTION                                                                                                                           |  |  |  |
| GND             | 3   | 2   | GND    | Ground pin                                                                                                                            |  |  |  |
| OUT             | 2   | 3   | Output | Hall sensor open-drain output. The open drain requires a resistor pullup.                                                             |  |  |  |
| V <sub>CC</sub> | 1   | 1   | PWR    | 2.7 to 38 V power supply. Bypass this pin to the GND pin with a 0.01- $\mu$ F (minimum) ceramic capacitor rated for V <sub>CC</sub> . |  |  |  |

Copyright © 2014–2015, Texas Instruments Incorporated



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                                            |                                                        | MIN                | MAX                | UNIT  |
|------------------------------------------------------------|--------------------------------------------------------|--------------------|--------------------|-------|
|                                                            | V <sub>CC</sub>                                        | -22 <sup>(2)</sup> | 40                 | V     |
| Power supply voltage                                       | Voltage ramp rate ( $V_{CC}$ ), $V_{CC}$ < 5 V         | Unli               | mited              | \//uo |
|                                                            | Voltage ramp rate ( $V_{CC}$ ), $V_{CC} > 5 \text{ V}$ | 0                  | 2                  | V/µs  |
| Output pin voltage                                         | OUT                                                    | -0.5               | 40                 | V     |
| Output pin reverse current during reverse supply condition | OUT                                                    | 0                  | 100                | mA    |
| Operating impetion to properture. T                        | Q, see Figure 22                                       | -40                | 150 <sup>(3)</sup> | °C    |
| Operating junction temperature, T <sub>J</sub>             | E, see Figure 22                                       | -40                | 175 <sup>(4)</sup> | 10    |
| T <sub>stg</sub>                                           | Storage temperature                                    | -65                | 150                | °C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                    |           |                                                                                          |                                                                             | VALUE | UNIT |
|--------------------|-----------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|------|
|                    | V         | Electrostatic                                                                            | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2500 | V    |
| V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500                                                                        |       |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                              |                          |  | MIN | MAX | UNIT |
|-------------------|----------------------------------------------|--------------------------|--|-----|-----|------|
| $V_{CC}$          | Power supply voltage                         |                          |  | 2.7 | 38  | V    |
| Vo                | Output pin voltage (OUT)                     | Output pin voltage (OUT) |  |     | 38  | V    |
| I <sub>SINK</sub> | Output pin current sink (OUT) <sup>(1)</sup> |                          |  | 0   | 30  | mA   |
| T <sub>A</sub>    | Operating ambient temperature                | Q, see Figure 22         |  | -40 | 125 | °C   |
|                   |                                              | E, see Figure 22         |  | -40 | 150 |      |

<sup>(1)</sup> Power dissipation and thermal limits must be observed

#### 7.4 Thermal Information

|                      |                                              | DRV5   | DRV5033-Q1 |      |  |  |
|----------------------|----------------------------------------------|--------|------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBZ    | LPG        | UNIT |  |  |
|                      |                                              | 3 PINS | 3 PINS     |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 333.2  | 180        | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 99.9   | 98.6       | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 66.9   | 154.9      | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 4.9    | 40         | °C/W |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 65.2   | 154.9      | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: DRV5033-Q1

<sup>2)</sup> Ensured by design. Only tested to -20 V.

<sup>(3)</sup> Tested in production to T<sub>A</sub> = 125°C.

Tested in production to T<sub>A</sub> = 150°C.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETER                         | TEST CONDITIONS                                                               | MIN | TYP | MAX | UNIT |  |  |  |
|-------------------------------------|-----------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
| POWER SUPPLIES (V <sub>CC</sub> )   |                                   |                                                                               |     |     |     |      |  |  |  |
| V <sub>CC</sub>                     | V <sub>CC</sub> operating voltage |                                                                               | 2.7 |     | 38  | V    |  |  |  |
| I <sub>CC</sub> Operating supply co | On a mating a committee accomment | V <sub>CC</sub> = 2.7 to 38 V, T <sub>A</sub> = 25°C                          |     | 2.7 |     | A    |  |  |  |
|                                     | Operating supply current          | $V_{CC} = 2.7 \text{ to } 38 \text{ V}, T_A = T_{A, MAX}^{(1)}$               |     | 3   | 3.6 | mA   |  |  |  |
| t <sub>on</sub>                     | Power-on time                     |                                                                               |     | 35  | 50  | μs   |  |  |  |
| OPEN DI                             | RAIN OUTPUT (OUT)                 |                                                                               |     |     |     |      |  |  |  |
|                                     | CCT on registance                 | $V_{CC} = 3.3 \text{ V}, I_{O} = 10 \text{ mA}, T_{A} = 25^{\circ}\text{C}$   |     | 22  |     | 0    |  |  |  |
| r <sub>DS(on)</sub>                 | FET on-resistance                 | $V_{CC} = 3.3 \text{ V}, I_{O} = 10 \text{ mA}, T_{A} = 125 ^{\circ}\text{C}$ |     | 36  | 50  | Ω    |  |  |  |
| I <sub>lkg(off)</sub>               | Off-state leakage current         | Output Hi-Z                                                                   |     |     | 1   | μΑ   |  |  |  |
| PROTEC                              | TION CIRCUITS                     |                                                                               |     |     |     |      |  |  |  |
| V <sub>CCR</sub>                    | Reverse supply voltage            |                                                                               | -22 |     |     | V    |  |  |  |
| I <sub>OCP</sub>                    | Overcurrent protection level      | OUT shorted V <sub>CC</sub>                                                   | 15  | 30  | 45  | mA   |  |  |  |

<sup>(1)</sup> T<sub>A, MAX</sub> is 125°C for Q Grade 1 devices and 150°C for E Grade 0 devices (see Figure 22)

### 7.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                | PARAMETER                     | TEST CONDITIONS                                                            |  |     | MAX | UNIT |  |  |
|----------------|-------------------------------|----------------------------------------------------------------------------|--|-----|-----|------|--|--|
| OPEN D         | OPEN DRAIN OUTPUT (OUT)       |                                                                            |  |     |     |      |  |  |
| t <sub>d</sub> | Output delay time             | $B = B_{RP} - 10 \text{ mT to } B_{OP} + 10 \text{ mT in } 1  \mu\text{s}$ |  | 13  | 25  | μs   |  |  |
| t <sub>r</sub> | Output rise time (10% to 90%) | R1 = 1 k $\Omega$ , C <sub>O</sub> = 50 pF, V <sub>CC</sub> = 3.3 V        |  | 200 |     | ns   |  |  |
| t <sub>f</sub> | Output fall time (90% to 10%) | R1 = 1 k $\Omega$ , C <sub>O</sub> = 50 pF, V <sub>CC</sub> = 3.3 V        |  | 31  |     | ns   |  |  |

### 7.7 Magnetic Characteristics

over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETER                                       | TEST CONDITIONS | MIN | TYP  | MAX | UNIT <sup>(1)</sup> |
|---------------------------|-------------------------------------------------|-----------------|-----|------|-----|---------------------|
| $f_{BW}$                  | Bandwidth (2)                                   |                 | 20  |      |     | kHz                 |
| DRV5033AJ: ±6.9 / ±3.5 mT |                                                 |                 |     |      |     |                     |
| B <sub>OP</sub>           | Operate point; see Figure 12                    |                 | ±3  | ±6.9 | ±12 | mT                  |
| $B_RP$                    | Release point; see Figure 12                    |                 | ±1  | ±3.5 | ±5  | mT                  |
| B <sub>hys</sub>          | Hysteresis; $B_{hys} = (B_{OP} - B_{RP})^{(3)}$ |                 |     | 3.4  |     | mT                  |
| B <sub>O</sub>            | Magnetic offset; $B_O = (B_{OP} + B_{RP}) / 2$  |                 |     | 5.2  |     | mT                  |

<sup>(1) 1</sup> mT = 10 Gauss

Copyright © 2014–2015, Texas Instruments Incorporated

<sup>(2)</sup> Bandwidth describes the fastest changing magnetic field that can be detected and translated to the output.

<sup>(3)</sup>  $|B_{OP}|$  is always greater than  $|B_{RP}|$ .



### 7.8 Typical Characteristics

T<sub>A</sub> > 125°C data is valid for Grade 0 devices only (E, see Figure 22)





### **Typical Characteristics (continued)**

 $T_A > 125$ °C data is valid for Grade 0 devices only (E, see Figure 22)





### 8 Detailed Description

#### 8.1 Overview

The DRV5033-Q1 device is a chopper-stabilized hall sensor with a digital omnipolar switch output for magnetic sensing applications. The DRV5033-Q1 device can be powered with a supply voltage between 2.7 and 38 V, and will survive -22 V reverse battery conditions continuously. Note that the DRV5033-Q1 device will not be operating when about -22 to 2.4 V is applied to  $V_{CC}$  (with respect to GND). In addition, the device can withstand voltages up to 40 V for transient durations.

The field polarity is defined as follows: a south pole near the marked side of the package is a positive magnetic field. A north pole near the marked side of the package is a negative magnetic field.

The omnipolar configuration allows the hall sensor to respond to either a south or north pole. A strong magnetic field of either polarity will cause the output to pull low (operate point,  $B_{OP}$ ), and a weaker magnetic field will cause the output to release (release point,  $B_{RP}$ ). Hysteresis is included in between the operate and release points, so magnetic field noise will not trip the output accidentally.

An external pullup resistor is required on the OUT pin. The OUT pin can be pulled up to  $V_{CC}$ , or to a different voltage supply. This allows for easier interfacing with controller circuits.

### 8.2 Functional Block Diagram





### 8.3 Feature Description

#### 8.3.1 Field Direction Definition

A positive magnetic field is defined as a south pole near the marked side of the package as shown in Figure 11.



Figure 11. Field Direction Definition

### 8.3.2 Device Output

If the device is powered on with a magnetic field strength between  $B_{RP}$  and  $B_{OP}$ , then the device output is indeterminate and can either be Hi-Z or Low. If the field strength is greater than  $B_{OP}$ , then the output is pulled low. If the field strength is less than  $B_{RP}$ , then the output is released.



Figure 12. DRV5033-Q1— $B_{OP} > 0$ 



### **Feature Description (continued)**

#### 8.3.3 Power-On Time

After applying  $V_{CC}$  to the DRV5033-Q1 device,  $t_{on}$  must elapse before the OUT pin is valid. During the power-up sequence, the output is Hi-Z. A pulse as shown in Figure 13 and Figure 14 occurs at the end of  $t_{on}$ . This pulse can allow the host processor to determine when the DRV5033-Q1 output is valid after startup. In Case 1 (Figure 13) and Case 2 (Figure 14), the output is defined assuming a constant magnetic field B > B<sub>OP</sub> and B < B<sub>RP</sub>.



Figure 13. Case 1: Power On When  $B > B_{OP}$ 



Figure 14. Case 2: Power On When  $B < B_{RP}$ 



### **Feature Description (continued)**

If the device is powered on with the magnetic field strength  $B_{RP} < B < B_{OP}$ , then the device output is indeterminate and can either be Hi-Z or pulled low. During the power-up sequence, the output is held Hi-Z until  $t_{on}$  has elapsed. At the end of  $t_{on}$ , a pulse is given on the OUT pin to indicate that  $t_{on}$  has elapsed. After  $t_{on}$ , if the magnetic field changes such that  $B_{OP} < B$ , the output is released. Case 3 (Figure 15) and Case 4 (Figure 16) show examples of this behavior.



Figure 15. Case 3: Power On When  $B_{RP} < B < B_{OP}$ , Followed by  $B > B_{OP}$ 

Copyright © 2014–2015, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

### **Feature Description (continued)**



Figure 16. Case 4: Power On When  $B_{RP} < B < B_{OP}$ , Followed by  $B < B_{RP}$ 

### 8.3.4 Output Stage

The DRV5033-Q1 output stage uses an open-drain NMOS, and it is rated to sink up to 30 mA of current. For proper operation, calculate the value of the pullup resistor R1 using Equation 1.

$$\frac{V_{ref} max}{30 mA} \le R1 \le \frac{V_{ref} min}{100 \mu A}$$
 (1)

The size of R1 is a tradeoff between the OUT rise time and the current when OUT is pulled low. A lower current is generally better, however faster transitions and bandwidth require a smaller resistor for faster switching.

In addition, ensure that the value of R1 > 500  $\Omega$  to ensure the output driver can pull the OUT pin close to GND.

#### **NOTE**

 $V_{ref}$  is not restricted to  $V_{CC}$ . The allowable voltage range of this pin is specified in the *Absolute Maximum Ratings*.



## **Feature Description (continued)**



Figure 17.

Select a value for C2 based on the system bandwidth specifications as shown in Equation 2.

$$2 \times f_{\text{BW}} \text{ (Hz)} < \frac{1}{2\pi \times \text{R1} \times \text{C2}}$$
 (2)

Most applications do no require this C2 filtering capacitor.



### **Feature Description (continued)**

### 8.3.5 Protection Circuits

The DRV5033-Q1 device is fully protected against overcurrent and reverse-supply conditions.

### 8.3.5.1 Overcurrent Protection (OCP)

An analog current-limit circuit limits the current through the FET. The driver current is clamped to  $I_{OCP}$ . During this clamping, the  $r_{DS(on)}$  of the output FET is increased from the nominal value.

### 8.3.5.2 Load Dump Protection

The DRV5033-Q1 device operates at DC  $V_{CC}$  conditions up to 38 V nominally, and can additionally withstand  $V_{CC} = 40 \text{ V}$ . No current-limiting series resistor is required for this protection.

### 8.3.5.3 Reverse Supply Protection

The DRV5033-Q1 device is protected in the event that the  $V_{CC}$  pin and the GND pin are reversed (up to -22 V).

#### NOTE

In a reverse supply condition, the OUT pin reverse-current must not exceed the ratings specified in the *Absolute Maximum Ratings*.

#### Table 1.

| FAULT              | CONDITION                            | DEVICE    | DESCRIPTION                                   | RECOVERY                          |
|--------------------|--------------------------------------|-----------|-----------------------------------------------|-----------------------------------|
| FET overload (OCP) | I <sub>SINK</sub> ≥ I <sub>OCP</sub> | Operating | Output current is clamped to I <sub>OCP</sub> | I <sub>O</sub> < I <sub>OCP</sub> |
| Load dump          | 38 V < V <sub>CC</sub> < 40 V        | Operating | Device will operate for a transient duration  | V <sub>CC</sub> ≤ 38 V            |
| Reverse supply     | -22 V < V <sub>CC</sub> < 0 V        | Disabled  | Device will survive this condition            | V <sub>CC</sub> ≥ 2.7 V           |

Product Folder Links: DRV5033-Q1

### 8.4 Device Functional Modes

The DRV5033-Q1 device is active only when V<sub>CC</sub> is between 2.7 and 38 V.

When a reverse supply condition exists, the device is inactive.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The DRV5033-Q1 device is used in magnetic-field sensing applications.

### 9.2 Typical Application



Figure 18. Typical Application Circuit

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 2 as the input parameters.

**Table 2. Design Parameters** 

| DESIGN PARAMETER | REFERENCE       | EXAMPLE VALUE |
|------------------|-----------------|---------------|
| Supply voltage   | V <sub>CC</sub> | 3.2 to 3.4 V  |
| System bandwidth | $f_{BW}$        | 10 kHz        |

### 9.2.2 Detailed Design Procedure

**Table 3. External Components** 

| COMPONENT | PIN 1           | PIN 2              | RECOMMENDED                                                     |
|-----------|-----------------|--------------------|-----------------------------------------------------------------|
| C1        | V <sub>CC</sub> | GND                | A 0.01-μF (minimum) ceramic capacitor rated for V <sub>CC</sub> |
| C2        | OUT             | GND                | Optional: Place a ceramic capacitor to GND                      |
| R1        | OUT             | REF <sup>(1)</sup> | Requires a resistor pullup                                      |

<sup>(1)</sup> REF is not a pin on the DRV5033-Q1 device, but a REF supply-voltage pullup is required for the OUT pin; the OUT pin may be pulled up to  $V_{CC}$ .

Product Folder Links: DRV5033-Q1



### 9.2.2.1 Configuration Example

In a 3.3-V system, 3.2 V  $\leq$  V<sub>ref</sub>  $\leq$  3.4 V. Use Equation 3 to calculate the allowable range for R1.

$$\frac{V_{ref} max}{30 mA} \le R1 \le \frac{V_{ref} min}{100 \mu A}$$
(3)

For this design example, use Equation 4 to calculate the allowable range of R1.

$$\frac{3.4 \text{ V}}{30 \text{ mA}} \le \text{R1} \le \frac{3.2 \text{ V}}{100 \text{ \muA}}$$
 (4)

Therefore:

$$113 \Omega \le R1 \le 32 k\Omega \tag{5}$$

After finding the allowable range of R1 (Equation 5), select a value between 500  $\Omega$  and 32 k $\Omega$  for R1.

Assuming a system bandwidth of 10 kHz, use Equation 6 to calculate the value of C2.

$$2 \times f_{\text{BW}} \text{ (Hz)} < \frac{1}{2\pi \times \text{R1} \times \text{C2}}$$
 (6)

For this design example, use Equation 7 to calculate the value of C2.

$$2 \times 10 \text{ kHz} < \frac{1}{2\pi \times \text{R1} \times \text{C2}}$$
 (7)

An R1 value of 10  $k\Omega$  and a C2 value less than 820 pF satisfy the requirement for a 10-kHz system bandwidth.

A selection of R1 = 10 k $\Omega$  and C2 = 680 pF would cause a low-pass filter with a corner frequency of 23.4 kHz.



### 9.2.3 Application Curves



# 10 Power Supply Recommendations

The DRV5033-Q1 device is designed to operate from an input voltage supply (VM) range between 2.7 and 38 V. A 0.01- $\mu$ F (minimum) ceramic capacitor rated for V<sub>CC</sub> must be placed as close to the DRV5033-Q1 device as possible.

Copyright © 2014–2015, Texas Instruments Incorporated



### 11 Device and Documentation Support

### 11.1 Device Support

#### 11.1.1 Device Nomenclature

Figure 22 shows a legend for reading the complete device name for and DRV5033-Q1 device.



Figure 22. Device Nomenclature

### 11.1.2 Device Markings



Figure 23. SOT-23 (DBZ) Package

Figure 24. SIP (LPG) Package

• indicates the Hall effect sensor (not to scale). The Hall element is located in the center of the package with a tolerance of ±100 μm. The height of the Hall element from the bottom of the package is 0.7 mm ±50 μm in the DBZ package and 0.987 mm ±50 μm in the LPG package.

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

Product Folder Links: DRV5033-Q1



### **Community Resources (continued)**

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: DRV5033-Q1

Copyright © 2014-2015, Texas Instruments Incorporated





5-May-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| DRV5033AJEDBZRQ1 | ACTIVE | SOT-23       | DBZ     | 3    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 150   | +QJAJ          | Samples |
| DRV5033AJEDBZTQ1 | ACTIVE | SOT-23       | DBZ     | 3    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 150   | +QJAJ          | Samples |
| DRV5033AJELPGMQ1 | ACTIVE | TO-92        | LPG     | 3    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type | -40 to 150   | +QJAJ          | Samples |
| DRV5033AJELPGQ1  | ACTIVE | TO-92        | LPG     | 3    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type | -40 to 150   | +QJAJ          | Samples |
| DRV5033AJQDBZRQ1 | ACTIVE | SOT-23       | DBZ     | 3    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | +QKAJ          | Samples |
| DRV5033AJQDBZTQ1 | ACTIVE | SOT-23       | DBZ     | 3    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | +QKAJ          | Samples |
| DRV5033AJQLPGMQ1 | ACTIVE | TO-92        | LPG     | 3    | 3000    | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type | -40 to 125   | +QKAJ          | Samples |
| DRV5033AJQLPGQ1  | ACTIVE | TO-92        | LPG     | 3    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | N / A for Pkg Type | -40 to 125   | +QKAJ          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



### PACKAGE OPTION ADDENDUM

5-May-2015

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DRV5033-Q1:

Catalog: DRV5033

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

PACKAGE MATERIALS INFORMATION

www.ti.com 6-May-2015

### TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DRV5033AJEDBZRQ1            | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5033AJEDBZTQ1            | SOT-23          | DBZ                | 3 | 250  | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5033AJQDBZRQ1            | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| DRV5033AJQDBZTQ1            | SOT-23          | DBZ                | 3 | 250  | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |

www.ti.com 6-May-2015



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV5033AJEDBZRQ1 | SOT-23       | DBZ             | 3    | 3000 | 202.0       | 201.0      | 28.0        |
| DRV5033AJEDBZTQ1 | SOT-23       | DBZ             | 3    | 250  | 202.0       | 201.0      | 28.0        |
| DRV5033AJQDBZRQ1 | SOT-23       | DBZ             | 3    | 3000 | 202.0       | 201.0      | 28.0        |
| DRV5033AJQDBZTQ1 | SOT-23       | DBZ             | 3    | 250  | 202.0       | 201.0      | 28.0        |



TO-92



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



# DBZ (R-PDSO-G3)

# PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Lead dimensions are inclusive of plating.
- D. Body dimensions are exclusive of mold flash and protrusion. Mold flash and protrusion not to exceed 0.25 per side.
- Falls within JEDEC TO-236 variation AB, except minimum foot length.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity