

## SINGLE-PORT IEEE 802.3AT POE/POE+ PSE INTERFACE

#### Features

- IEEE 802.3at<sup>TM</sup> compliant PSE
- Autonomous operation requires no host processor interface
- Complete reference design available, including Si3462 controller
   and schematic:
  - Low-cost BOM
  - Compact PCB footprint
  - Operates directly from a +50 V isolated supply
  - Supports up to 30 W maximum output power (Class 4)
  - Robust 3-point detection algorithm 
     eliminates false detection events
  - IEEE-compliant disconnect
  - Inrush current control

#### Applications

- IEEE 802.3at endpoints and midspans
- Environment A and B PSEs
- Embedded PSEs

#### Description

The Si3462 is a single-port power management controller for IEEE 802.3atcompliant Power Sourcing Equipment (PSE). The Si3462 can be powered from a 50 V input using a shunt regulator, or, to save power, it can be powered from 50 V and 3.3 V power supplies. The IEEE-required Powered Device (PD) detection feature uses a robust 3-point algorithm to avoid false detection events. The Si3462's reference design kit also provides full IEEE-compliant classification and PD disconnect. Intelligent protection circuitry includes input under-voltage lockout (UVLO), classification-based current limiting, and output short-circuit protection. The Si3462 is designed to operate completely independently of host processor control. An LED status signal is provided to indicate the port status, including detection, power good, and output fault event information. The Si3462 is pin-programmable to support four available power levels, endpoint and mid-span applications, and auto-retry or restart after disconnect functions. A comprehensive reference design kit is available (Si3462-EVB), including a complete schematic and bill of materials. The Si3462 also features "no-classify" modes, for circumstances where detection is desired but classification steps can be skipped. Example applications include dedicated, point-to-point connections for IP cameras, point-of-sale terminals, and wireless access points where the application power requirements are well understood. These modes allow elimination of classification-related components from the bill of materials.

- Short-circuit output fault
   protection
- LED status signal (detect, power good, output fault)
- UNH Interoperability Test Lab report available
- Extended operating range (-40 to +85 °C)
- 11-Pin Quad Flat No-Lead (QFN) package
  - Tiny 3x3 mm PCB footprint; RoHS-compliant
  - No-classify modes force power after valid detection
  - Eliminates 10 BOM components



- Set-top boxes
- FTTH media converters
- Cable modem and DSL gateways



# TABLE OF CONTENTS

## Section

### <u>Page</u>

| 4 Trained Application Ochematic             |
|---------------------------------------------|
| 1. Typical Application Schematic            |
| 2. Si3462 Electrical Specifications         |
| 2.1. Si3462-EVB Performance Characteristics |
| 2.2. PSE Timing Characteristics             |
| 3. Typical Si3462-EVB Waveforms10           |
| 4. Si3462-EVB Functional Description        |
| 4.1. Reset State                            |
| 4.2. Operating Mode Configuration           |
| 5. Operating Mode Sequencing                |
| 5.1. Detection                              |
| 5.2. Classification                         |
| 5.3. Power-Up                               |
| 5.4. Overload Protection                    |
| 5.5. Disconnect                             |
| 5.6. UVLO and OVLO                          |
| 5.7. Status LED Function                    |
| 6. Design Considerations                    |
|                                             |
| 6.1. Isolation                              |
| 6.2. External Component Selection           |
| 6.3. Input DC Supply                        |
| 7. Si3462 Pin Descriptions                  |
| 8. Ordering Guide                           |
| 9. Package Outline: 11-Pin QFN              |
| 10. Solder Paste Mask                       |
| 10.1. PCB Land Pattern                      |
| 11. Top Marking                             |
| 11.1. Si3462 Top Marking (QFN)              |
| 11.2. Top Marking Explanation               |
| Contact Information                         |
|                                             |





### 1. Typical Application Schematic

Note: Refer to the Si3462-EVB User Guide for complete schematic details

Figure 1. Si3462 Typical Application Schematic



### 2. Electrical Specifications

The following specifications apply to the Si3462 controller. Refer to Tables 3 and 6 and the Si3462-EVB User's Guide and schematics for additional details about the electrical specifications of the Si3462-EVB reference design.

| Description                 | Symbol         | Test Conditions                                                    | Min | Тур | Max | Unit |
|-----------------------------|----------------|--------------------------------------------------------------------|-----|-----|-----|------|
| Operating Temperature Range | T <sub>A</sub> |                                                                    | -40 | 25  | +85 | °C   |
| Thermal Impedance           | $\theta_{JA}$  | No airflow                                                         | —   | 75  |     | °C/W |
| VDD Input Supply Voltage    | VDD            | During all operating modes<br>(detect, classification, disconnect) | 2.7 | 3.3 | 3.6 | V    |

#### Table 2. Electrical Characteristics\*

| Description                                                         | Symbol          | Test Conditions                                     | Min                    | Тур | Max        | Unit |  |  |
|---------------------------------------------------------------------|-----------------|-----------------------------------------------------|------------------------|-----|------------|------|--|--|
| Digital Pins: CLSMARK, DC1, DC2, CLSMODE, STATUS (Output mode), RST |                 |                                                     |                        |     |            |      |  |  |
| Output High Voltage                                                 | V <sub>OH</sub> | I <sub>OH</sub> = −3 mA<br>I <sub>OH</sub> = −10 µA | 0.7 x VDD<br>VDD - 0.1 |     |            | V    |  |  |
| Output Low Voltage                                                  | V <sub>OL</sub> | l <sub>OL</sub> = 8.5 mA<br>l <sub>OL</sub> = 10 μA | _                      | _   | 0.6<br>0.1 | V    |  |  |
| Input High Voltage                                                  | V <sub>IH</sub> | Any digital pin                                     | 0.7 x VDD              |     |            | V    |  |  |
| Input Low Voltage                                                   | V <sub>IL</sub> | Any digital pin                                     | _                      | _   | 0.6        | V    |  |  |
| Input Leakage Current                                               | I <sub>IL</sub> | V <sub>IN</sub> = 0 V                               | _                      | ±1  |            | μA   |  |  |
| Analog Pins: ISENSE, V                                              | SENSE, DET      | A, STATUS (Input mode)                              |                        |     |            |      |  |  |
| Input Capacitance                                                   |                 |                                                     |                        | 5   | _          | pF   |  |  |
| Input Leakage Current                                               | I <sub>IL</sub> |                                                     | —                      | ±1  | —          | μA   |  |  |
| *Note: VDD = 2.7 to 3.6 V, -                                        | 40 to +85 °C u  | nless otherwise specified.                          |                        |     |            |      |  |  |



### 2.1. Si3462-EVB Performance Characteristics

When implemented according to the recommended external component and layout guidelines for the Si3462-EVB, the Si3462 enables the following performance specifications in single-port PSE applications. Refer to the Si3462-EVB User's Guide and schematics for details.

| Description                           | Symbol                | Test Conditions                                                                  | Min  | Typ <sup>1</sup>  | Max  | Unit     |
|---------------------------------------|-----------------------|----------------------------------------------------------------------------------|------|-------------------|------|----------|
| Power Supplies                        |                       |                                                                                  |      |                   | L    | <b>I</b> |
| V <sub>IN</sub> Input Supply<br>Range | V <sub>IN</sub>       | -40 to +85 °C<br>ambient range                                                   | 45   | 50                | 57   | V        |
| V <sub>IN</sub> Input UVLO<br>Voltage | UVLO                  | UVLO turn-off<br>voltage at V <sub>IN</sub>                                      | _    | 42                | 45   | V        |
| V <sub>IN</sub> Input OVLO<br>Voltage | OVLO                  | OVLO turn-off<br>voltage at V <sub>IN</sub>                                      | 57   | 60                | —    | V        |
| VDD Supply Voltage<br>Range           | V <sub>DD</sub>       | Si3462 supply<br>voltage range                                                   | 3.15 | 3.3               | 3.45 | V        |
| Output Supply<br>Voltage              | V <sub>OUT</sub>      | PSE output<br>voltage at V <sub>IN</sub> = 50 V and<br>I <sub>OUT</sub> = 350 mA | —    | 49                | —    | V        |
| Supply Current                        | I <sub>IN</sub>       | Current into the V <sub>DD</sub> node<br>(not including shunt regulator)         | _    | 8.0               | 10.5 | mA       |
| Detection Specificati                 | ons                   | ·                                                                                |      |                   |      |          |
| Detection Voltage                     | V <sub>DET</sub>      | DET Detection point 1<br>Detection point 2<br>Detection point 3                  |      | 4.0<br>8.0<br>4.0 | _    | V        |
| Detection Current                     | I <sub>DET</sub>      | Short circuit                                                                    | _    | —                 | 3    | mA       |
| Minimum Signature<br>Resistance       | R <sub>DETmin</sub>   |                                                                                  | 15   | 17                | 19   | kΩ       |
| Maximum Signature<br>Resistance       | R <sub>DETmax</sub>   |                                                                                  | 26.5 | 29                | 33   | kΩ       |
| Classification Specifi                | ications <sup>5</sup> |                                                                                  |      |                   |      |          |
| Classification Voltage                | V <sub>CLASS</sub>    | 0 mA < I <sub>CLASS</sub> < 45 mA                                                | 15.5 | _                 | 20.5 | V        |
| Classification Cur-<br>rent Limit     | I <sub>CLASS</sub>    | Measured with 100 Ω<br>across V <sub>OUT</sub>                                   | 55   | 75                | 95   | mA       |

#### Table 3. Selected Electrical Specifications (Si3462-EVB)

1. Typical specifications are based on an ambient operating temperature of 25 °C and VIN = +50 V unless otherwise specified.

2. Absolute classification current limits are configurable. See "5.2. Classification" and "5.3. Power-Up" on page 14.

- 3. Typical ICUT values are adjusted according to the input voltage to provide power limiting with approximately 5% margin against the 802.3 requirements. The maximum ICUT values are consistent with the IEEE requirement that lcut maximum is less than 400 mA at the minimum allowed Vout of 44 V or 684 mA for PoE+ mode at the minimum allowed Vout of 50 V.
- 4. Overload current is within limits, typically in less than 1 ms.
- 5. Classification is optional in some operating modes. Refer to Table 6 for operating modes.
- 6. Classification Mark is only required for Type 2/Class 4 support



| Description                                  | Symbol                                | Test Conditions                                                                    | Min                     | Typ <sup>1</sup>        | Мах                     | Unit |
|----------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|------|
| Classification                               | I <sub>CLASS-REGION</sub>             | Class 0                                                                            | 0                       | _                       | 5                       | mA   |
| Current Region                               |                                       | Class 1                                                                            | 8                       | _                       | 13                      | mA   |
|                                              |                                       | Class 2                                                                            | 16                      | —                       | 21                      | mA   |
|                                              |                                       | Class 3                                                                            | 25                      | —                       | 31                      | mA   |
|                                              |                                       | Class 4                                                                            | 35                      | —                       | 45                      | mA   |
| Mark Voltage <sup>6</sup>                    | V <sub>MARK</sub>                     |                                                                                    | 7                       | 8.5                     | 10                      | V    |
| Mark Current <sup>6</sup>                    | I <sub>MARK_LIM</sub>                 | Short circuit                                                                      | —                       | —                       | 9                       | mA   |
| Protection and Curre                         | ent Control                           |                                                                                    |                         |                         |                         |      |
| Overload Current<br>Threshold <sup>2,3</sup> | I <sub>CUT</sub>                      | Class 0 and<br>Class 4 PoE                                                         | 15,400/V <sub>OUT</sub> | 16,170/V <sub>OUT</sub> | 17,600/V <sub>OUT</sub> | mA   |
|                                              |                                       | Class 1                                                                            | 4,000/V <sub>OUT</sub>  | 4,200/V <sub>OUT</sub>  | 4,600/V <sub>OUT</sub>  | mA   |
|                                              |                                       | Class 2                                                                            | 7,000/V <sub>OUT</sub>  | 7,350/V <sub>OUT</sub>  | 8,000/V <sub>OUT</sub>  | mA   |
|                                              |                                       | Class 3                                                                            | 15,400/V <sub>OUT</sub> | 16,170/V <sub>OUT</sub> | 17,600/V <sub>OUT</sub> | mA   |
|                                              |                                       | Class 4 PoE+                                                                       | 30,000/V <sub>OUT</sub> | 31,500/V <sub>OUT</sub> | 34,200/V <sub>OUT</sub> | mA   |
| Overload Current<br>Limit <sup>4</sup>       | I <sub>LIM</sub>                      | Class 0/1/2/3 and Class 4<br>PoE; Output = 100 $\Omega$ across<br>V <sub>OUT</sub> | 400                     | 425                     | 450                     | mA   |
|                                              | I <sub>LIM</sub> PoE+                 | Class 4 PoE+; Output = 50 $\Omega$ across V <sub>OUT</sub>                         | 684                     | 750                     | 825                     | mA   |
| Overload Time                                | T <sub>LIM</sub>                      | Class 0/1/2/3 and Class 4<br>PoE; Output = 100 $\Omega$ across<br>V <sub>OUT</sub> | 50                      | 60                      | 75                      | ms   |
|                                              |                                       | Class 4 PoE+;<br>Output = 50 $\Omega$ across V <sub>OUT</sub>                      | 14                      | 17                      | 20                      | ms   |
| Disconnect Current                           | I <sub>MIN</sub>                      | Disconnect current                                                                 | 5                       | 7.5                     | 10                      | mA   |
| Efficiency                                   | · · · · · · · · · · · · · · · · · · · |                                                                                    | •                       |                         |                         |      |
| System Efficiency                            | η                                     | (P <sub>IN</sub> @ V <sub>IN</sub> ) to<br>(P <sub>OUT</sub> @ V <sub>OUT</sub> )  | _                       | 93                      | _                       | %    |

#### Notes:

- 1. Typical specifications are based on an ambient operating temperature of 25 °C and VIN = +50 V unless otherwise specified.
- 2. Absolute classification current limits are configurable. See "5.2. Classification" and "5.3. Power-Up" on page 14.
- 3. Typical ICUT values are adjusted according to the input voltage to provide power limiting with approximately 5% margin against the 802.3 requirements. The maximum ICUT values are consistent with the IEEE requirement that Icut maximum is less than 400 mA at the minimum allowed Vout of 44 V or 684 mA for PoE+ mode at the minimum allowed Vout of 50 V.
- 4. Overload current is within limits, typically in less than 1 ms.
- 5. Classification is optional in some operating modes. Refer to Table 6 for operating modes.
- 6. Classification Mark is only required for Type 2/Class 4 support



### **Table 4. Thermal Characteristics**

| Description          | Symbol        | Test Conditions | Min | Тур | Max | Unit |
|----------------------|---------------|-----------------|-----|-----|-----|------|
| Thermal Impedance    | $\theta_{JA}$ | No airflow      | —   | 75  | —   | °C/W |
| Junction Temperature | TJ            |                 | -40 |     | 125 | °C   |

### Table 5. Absolute Maximum Ratings\*

| Parameter                                                                                                                                                             | Conditions                              | Max Rating           | Unit    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------|---------|
| Ambient Temperature Under Bias                                                                                                                                        |                                         | –55 to +125          | °C      |
| Storage Temperature                                                                                                                                                   |                                         | -65 to +150          | °C      |
| Voltage on RST or any I/O pin with respect to GND                                                                                                                     | VDD > 2.2 V                             | -0.3 to 5.8          | V       |
| Voltage on VDD with respect to GND                                                                                                                                    |                                         | -0.3 to 4.2          | V       |
| Maximum Total Current through VDD and GND                                                                                                                             |                                         | 500                  | mA      |
| Maximum Output Current into CLSMARK, DC1,<br>DC2, CLSMODE, STATUS, ISENSE, RST,<br>VSENSE, DETA (any I/O pin)                                                         |                                         | 100                  | mA      |
| ESD Tolerance                                                                                                                                                         | Human Body Model                        | -2 kV to +2 kV       | V       |
| Lead Temperature                                                                                                                                                      | Soldering, 10 seconds maximum           | 260                  | °C      |
| *Note: Stresses above those listed in this table may caus<br>functional operation of the devices at these or any<br>specification is not implied. Exposure to maximum | conditions above those indicated in the | operational listings | of this |



### 2.2. PSE Timing Characteristics

When implemented in accordance with the recommended external components and layout guidelines, the Si3462 controller enables the following typical performance characteristics in single-port PSE applications. Refer to the Si3462-EVB applications note, schematics, and user's guide for more details.

| Description                       | Symbol                   | Test Conditions                                                                                                               | Min      | Тур                   | Max | Unit |
|-----------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|-----|------|
| Endpoint Detection<br>Delay Cycle | t <sub>DET_CYCLE</sub>   | Time from PD connection to port to completion of detection process.                                                           |          | —                     | 460 | ms   |
| Detection Time                    | t <sub>DETECT</sub>      | t <sub>DETECT</sub> Time required to measure PD signature resistance.                                                         |          | 90                    |     | ms   |
| Classification Delay<br>Cycle     | +                        | Class 0/1/2/3;<br>Time from successful detect mode<br>to classification complete.                                             |          | 60                    | 1   | ms   |
|                                   | <sup>t</sup> CLASS_CYCLE | Class 4, two event classification;<br>Time from successful detect mode<br>to classification complete.                         |          | 99                    | _   | ms   |
| Classification Time               | t <sub>CLASS</sub>       | Class 0/1/2/3 and Class 4 PoE;                                                                                                | _        | 30                    | _   | ms   |
|                                   |                          | Class 4 PoE+                                                                                                                  | _        | 69                    | _   | ms   |
| Power-Up Turn-On<br>Delay         |                          | Class 0/1/2/3 and Class 4 PoE;<br>Time from when a valid detection is<br>completed until V <sub>OUT</sub> power is<br>applied | _        | 76                    |     | ms   |
|                                   | <sup>t</sup> pwrup       | Class 4 PoE+;<br>Time from when a valid detection is<br>completed until V <sub>OUT</sub> power is<br>applied                  | _        | 112                   | _   | ms   |
| Midspan Detect Back-<br>off Time  | t <sub>BOM</sub>         |                                                                                                                               | 2.0      | _                     | _   | s    |
| Error Delay Time                  | T <sub>ed</sub>          | Time from error to restart of detec-<br>tion in auto-restart mode.                                                            | 2.0      | —                     |     | S    |
| Disconnect Delay                  | t <sub>DC_DIS</sub>      |                                                                                                                               | _        | 350                   | _   | ms   |
| Note: These typical specifi       | cations are based        | on an ambient operating temperature of 2                                                                                      | 5 °C and | V <sub>IN</sub> = +50 | V.  |      |

#### Table 6. PSE Timing



### 3. Typical Si3462-EVB Waveforms

Note: Voltages are negative going with respect to the positive input.







### 4. Si3462-EVB Functional Description

In combination with low-cost external components, the Si3462 controller provides a complete PSE solution for embedded PoE applications. The Si3462-EVB reference design operates from a +50 V isolated power supply and delivers power to the powered device.

Refer to the Si3462-EVB User's Guide and schematics for descriptions in the following sections.

The basic sequence of applying power is shown in Figure 3. Following is the description of the function that must be performed in each phase.



Figure 3. Basic Power-up Sequence



### 4.1. Reset State

At power-up or if reset is held low, the Si3462 is in an inactive state with the pass FET Q4 off.

#### 4.2. Operating Mode Configuration

At power-up, the Si3462 reads the voltage on the STATUS pin, which is set by a DIP switch and a resistor network. The STATUS pin voltage level configures all of the Si3462's operating modes as summarized in Table 7.

| Status Pin Voltage |             |                      | Operati                                                   | ng Mode            |                                    |                                         |
|--------------------|-------------|----------------------|-----------------------------------------------------------|--------------------|------------------------------------|-----------------------------------------|
| (V)                | PSE<br>Type | Midspan/<br>Endpoint | Restart Action on<br>Fault or Overload<br>Event Condition | Available<br>Power | Classification<br>BOM <sup>5</sup> | Classification<br>Mark BOM <sup>5</sup> |
| < 0.122            | 2           | Midspan              | Restart after disconnection                               | 30 W               | No                                 | No                                      |
| 0.122 to 0.338     | 1           | Midspan              | Restart after disconnection                               | 7 W                | Yes                                | No                                      |
| 0.338 to 0.548     | 1           | Midspan              | Restart after disconnection                               | 15.4 W             | No                                 | No                                      |
| 0.548 to 0.756     | 2           | Midspan              | Restart after disconnection                               | 30 W               | Yes                                | Yes                                     |
| 0.756 to 0.961     | 2           | Midspan              | Auto restart after 2 s                                    | 30 W               | No                                 | No                                      |
| 0.961 to 1.162     | 1           | Midspan              | Auto restart after 2 s                                    | 7 W                | Yes                                | No                                      |
| 1.162 to 1.366     | 1           | Midspan              | Auto restart after 2 s                                    | 15.4 W             | No                                 | No                                      |
| 1.366 to 1.575     | 2           | Midspan              | Auto restart after 2 s                                    | 30 W               | Yes                                | Yes                                     |
| 1.575 to 1.784     | 2           | Endpoint             | Restart after disconnection                               | 30 W               | No                                 | No                                      |
| 1.784 to 1.990     | 1           | Endpoint             | Restart after disconnection                               | 7 W                | Yes                                | No                                      |
| 1.990 to 2.196     | 1           | Endpoint             | Restart after disconnection                               | 15.4 W             | No                                 | No                                      |
| 2.196 to 2.407     | 2           | Endpoint             | Restart after disconnection                               | 30 W               | Yes                                | Yes                                     |

| Table | 7. ( | Operating | Modes <sup>1,2,3,4,5</sup> |
|-------|------|-----------|----------------------------|
|-------|------|-----------|----------------------------|

#### Notes:

12

1. After power-up, the STATUS pin drives the base of an NPN transistor that controls an LED.

2. There is a trade-off in selecting the mode setting resistor values between voltage step accuracy and additional worstcase supply current. For high-value resistors, the base current will alter the voltage steps while low-value resistors may place higher load on the STATUS pin while driving the LED. The suggested resulting parallel resistance used by the Si3462-EVB is 2.0 k $\Omega$ .

3. Each mode setting resistor should be connected either to GND or +3.3 V through the DIP switch. Care should be taken not to short the +3.3 V supply to GND.

- 4. A reset is required after a DIP switch position change for the new mode to take effect.
- 5. Refer to the Si3462-EVB User Guide to understand the components required to support Classification and Mark.



| Status Pin Voltage | Operating Mode |                      |                        |        |                                    |                                         |
|--------------------|----------------|----------------------|------------------------|--------|------------------------------------|-----------------------------------------|
| (V)                | PSE<br>Type    | Midspan/<br>Endpoint | -                      |        | Classification<br>BOM <sup>5</sup> | Classification<br>Mark BOM <sup>5</sup> |
| 2.407 to 2.618     | 2              | Endpoint             | Auto restart after 2 s | 30 W   | No                                 | No                                      |
| 2.618 to 2.838     | 1              | Endpoint             | Auto restart after 2 s | 7 W    | Yes                                | No                                      |
| 2.838 to 3.044     | 1              | Endpoint             | Auto restart after 2 s | 15.4 W | No                                 | No                                      |
| >3.044             | 2              | Endpoint             | Auto restart after 2 s | 30 W   | Yes                                | Yes                                     |

### Table 7. Operating Modes<sup>1,2,3,4,5</sup> (Continued)

#### Notes:

1. After power-up, the STATUS pin drives the base of an NPN transistor that controls an LED.

2. There is a trade-off in selecting the mode setting resistor values between voltage step accuracy and additional worst-case supply current. For high-value resistors, the base current will alter the voltage steps while low-value resistors may place higher load on the STATUS pin while driving the LED. The suggested resulting parallel resistance used by the Si3462-EVB is 2.0 kΩ.

3. Each mode setting resistor should be connected either to GND or +3.3 V through the DIP switch. Care should be taken not to short the +3.3 V supply to GND.

4. A reset is required after a DIP switch position change for the new mode to take effect.

5. Refer to the Si3462-EVB User Guide to understand the components required to support Classification and Mark.



### 5. Operating Mode Sequencing

### 5.1. Detection

After power-up the Si3462 enters the detection state with the pass FET off. Prior to turning the FET on, a valid detection sequence must take place.

According to the IEEE specifications, the detection process consists of sensing a nominal 25 k $\Omega$  signature resistance in parallel with up to 0.15 µF of capacitance. To eliminate the possibility of false detection events, the Si3462-EVB reference design performs a robust 3-point detection sequence by varying the voltage across the load that connects to the +50 V supply rail and returns to GND via D3, Q14, R26, and R37. R37 serves as a current sensing resistor, and the Si3462 monitors the voltage drop across it during the detection process.

At the beginning of the detection sequence,  $V_{OUT}$  is at zero; then, it is varied from 4 to 8 V and then back to 4 V for 20+20+50 ms at each respective level. If the PD's signature resistance is in the RGOOD range of 17 to 29 k $\Omega$ , the Si3462 proceeds to classification and power-up. If the PD resistance is not in this range, the detection sequence repeats continuously.

Detection is sequenced approximately every 400 ms for endspan and 2.2 seconds for midspan configurations and repeats until RGOOD is sensed, indicating a valid PD has been detected. The STATUS LED (D2) is flashed at a rate of about 1.5 Hz to indicate the PSE is searching for a valid PD.

#### 5.2. Classification

After a valid PD is detected, the PSE interrogates the PD to find its power requirement. This procedure is called classification and may be carried out in different ways. The Si3462 implements the one-event classification for Type1 PDs and the two-event classification for Type2 PDs.

For one-event classification, the pass FET Q4 is turned on and programmed for an output voltage of 18 V with a current limit of 75 mA for 30 ms. For the two-event classification, the 18 V pulse is output twice with an 8.5 V amplitude mark pulse for 10 ms between the two classification pulses. The current measured at the ISENSE input during the classification process determines the class level of the PD (refer to Table 3 on page 6 for current ranges).

If the Si3462-EVB has 30 W of available power, it attempts to classify a Type2 PD first by the two-event method. If the detected class is other than Class 4 or there is less than 30 W of power available, the Si3462 tries to classify a Type1 PD using the one-event method.

If the class level of the PD is not within the supported range as set by the initial voltage on the Si3462's STATUS pin (refer to the Operating Mode Configuration section above), an error is declared, and the LED blinks rapidly at a 10 Hz rate. This is referred to as classification-based power denial. If the class level is in the supported range, the Si3462 proceeds to power-up. This is referred to as classification-based power granting.

If the classification level is at a greater power than can be supported based on the voltage read by the STATUS pin during start-up, an error condition is reported by flashing the LED at a 10 Hz rate for two seconds before the state machine goes back to the detection cycle.

The Si3462 also features "no-classify" modes for circumstances where detection is desired but classification steps can be skipped. Example applications include dedicated, point-to-point connections for IP cameras, point-of-sale terminals, and wireless access points where the application power requirements are well understood. These modes allow elimination of classification-related components from the bill of materials. Please refer to the Si3462-EVB user guide for further details.

#### 5.3. Power-Up

After successful classification, the pass FET is turned on with an initial current limit of 425 mA (for all PD classes), and the respective ILIM values (indicated in Table 3) take effect after the FET is fully turned on. After power-up is complete, power is applied to  $V_{OUT}$  as long as there is not an overcurrent fault, disconnect, or input undervoltage (UVLO) or overvoltage (OVLO) condition. The STATUS LED is continuously lit when power is applied.

If the output power exceeds the level of the power requested during classification, the Si3462 will declare an error and shut down the port, flashing the LED rapidly to indicate the error. Depending on the initial voltage on the STATUS pin, the Si3462 will wait either 2.2 seconds or until the PD has been disconnected before it enters the detection phase again to look for a valid load.



### 5.4. Overload Protection

The Si3462 implements a two-level overload protection scheme. The output current is limited to ILIM, and the output is shut down if the current exceeds ICUT for more than 60 ms. If current limitation persists for more than 15 ms in case of PoE+ Class 4 loads, the output is shut down to protect the pass FET. Current limit values are dynamically set according to the power level granted during the classification process and the effective output voltage (refer to Table 3 on page 6 for current limit values).

A special 425 mA current limit applies until the FET is fully turned on. If the FET does not fully turn on in the first 75 ms due to an overload condition, an error is declared. The maximum time that the 425 mA inrush current is supplied is about 70 ms due to a 5 ms period to initially ramp the FET gate voltage.

The overload protection is implemented using a timer with a timeout set to 60 ms. If the output current exceeds the  $I_{CUT}$  threshold, the timer counts up; otherwise, if the output current drops below ICUT, the timer counts down towards zero at 1/16th the rate. If the timer reaches the set timeout, an overcurrent fault is declared; the channel is shut down (by turning off the external pass FET), and the status LED flashes rapidly at a rate of 10 Hz.

If the Si3462 was configured in the "automatic restart" mode during start-up, it will automatically resume the detection process after 2.2 seconds. In the "restart after disconnect" mode of operation, the status LED will flash rapidly, and the Si3462 will not resume detection until it senses a resistance higher than 150 k $\Omega$ . This condition can normally be achieved by removing the Ethernet cable from the Si3462-EVB's RJ-45 jack labeled "PoE". Then, the detection process begins; the status LED blinks at a rate of 1.5 Hz, and the Si3462 is allowed to go into classification and power-up mode if a valid PD signature resistance is detected.

#### 5.5. Disconnect

The Si3462 implements a robust disconnect algorithm. If the output current level drops below 7.5 mA typical for more than 350 ms, the Si3462 declares a PD disconnect event, and the pass FET is turned off. The Si3462 automatically resumes the detection process after 500 ms.

#### 5.6. UVLO and OVLO

The Si3462-EVB reference design is optimized for 50 V nominal input voltages (44 V minimum to 57 V maximum). If the input voltage drops below 42 V, a UVLO condition is declared, which generates the error condition (LED flashing rapidly). An undervoltage event is a fault condition reported through the status LED as a rapid blinking of 10 flashes per second. In the same way, if the input voltage exceeds 60 V, an OVLO condition is declared. In both cases, the output is shut down.

The UVLO and OVLO conditions are continuously monitored in all operating states.

### 5.7. Status LED Function

During the normal detection sequence, the STATUS LED flashes at approximately 1.5 times per second as the detection process continues. After successful power up, the LED glows continuously. If there is an error condition (i.e., class level is beyond programmed value or a fault or over current condition has been detected), the LED flashes rapidly at 10 times per second. This occurs for two seconds for normal error delay, and the detection process will automatically start again after 2.2 s unless a "restart after disconnect condition" was set during the initial configuration. Power will not be provided until an open circuit condition is detected. Once the Si3462-EVB detects an open circuit condition, the LED blinks at 1.5 times per second.

If the Powered Device (PD) is disconnected so that a disconnect event occurs, the LED will start flashing at 1.5 times per second once the detect process resumes.



### 6. Design Considerations

### 6.1. Isolation

The Si3462-EVB's PSE output power at VOUT is not isolated from the input power source (VIN). Isolation of PSE output power requires that the input be isolated from earth ground. Typically, an ac-to-dc power supply is used to provide the 50 V power so the output of this supply is isolated from earth ground.

#### 6.2. External Component Selection

Detailed notes on external component selection are provided in the Si3462-EVB User's Guide schematics and BOM. In general, these recommendations must be followed closely to ensure output power stability, surge protection (surge protection diode), and overall IEEE 802.3 compliance.

#### 6.3. Input DC Supply

The Si3462-EVB reference design requires an isolated 50 V nominal dc input voltage (with a minimum of 44 V and a maximum of 57 V).

The input power supply should be rated for at least 10% higher power level than the output power level chosen. This is primarily to account for the losses in the current-sensing resistor, the pass FET, and the series protection diode of the Si3462-EVB reference design. For example, to support a Class 0 PSE, the input supply should be capable of supplying at least 16.94 W (15.4 W x 1.10 = 16.94 W).

The power supply also needs to be able to source 425 mA for 60 ms for normal operation or 885 mA for 15 ms for high power (PoE+) operation.

The Si3462-EVB reference design does not regulate the output voltage during the power-on state; therefore, the input dc supply should meet the ripple and noise specifications of the IEEE 802.3 standard.

The Si3462-EVB reference design includes an optional 3.3 V shunt regulator that uses the 50 V input to generate the 3.3 V supply voltage for the Si3462 controller. Alternatively, an external 3.3 V power source may be used.



### 7. Pin Descriptions

Si3462 pin functionality is described in Table 8. Note that the information applies to the Si3462 device pins, while the Si3462-EVB User's Guide describes the inputs and outputs of the evaluation system.

Refer to the complete Si3462-EVB schematics and BOM listing for information about the external components needed for the complete PSE application circuit.



11-pin QFN (3x3 mm) Top View—Pads on bottom of package

|  | Table 8. | Si3462 | Pin | Functionality |
|--|----------|--------|-----|---------------|
|--|----------|--------|-----|---------------|

| Pin # | Pin Name | Pin Type                                                                                                                                                                                            | Pin Function                                                                                                                                                                                                                             |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | CLSMARK  | Digital output                                                                                                                                                                                      | Logic high on this output increases the current capability of the detection circuitry while used for mark pulse generation. Refer to the Si3462-EVB schematics. If classification mark is not utilized, this signal is ignored.          |
| 2     | DC1      | Digital outputThis is a PWM output providing the dc control voltage fo<br>detection circuitry. It is also combined with the DC2 outp<br>ratio of 1:256 to provide the gate control voltage of the p |                                                                                                                                                                                                                                          |
| 3     | VDD      | Power                                                                                                                                                                                               | 3.3 V power supply input.                                                                                                                                                                                                                |
| 4     | DC2      | Digital output                                                                                                                                                                                      | This is a PWM output that (combined with the DC1 output) pro-<br>vides the gate control voltage of the pass FET with high resolution.                                                                                                    |
| 5     | CLSMODE  | Digital output                                                                                                                                                                                      | This is an open drain output. When high, it enables the feedback path controlling the 18 V classification voltage. If classification is not utilized, this signal is ignored.                                                            |
| 6     | DETA     | Analog input                                                                                                                                                                                        | DETA is an analog input pin. During the detection process, the DC1 pin duty cycle is varied to generate filtered dc voltages across the load, and the voltage drop across a current sensing resistor is measured through the DETA input. |
| 7     | VSENSE   | Analog input                                                                                                                                                                                        | VSENSE is an analog input used for sensing the input dc voltage.                                                                                                                                                                         |
| 8     | RST      | Digital input                                                                                                                                                                                       | Active low reset input. When low, it places the Si3462 device into<br>an inactive state. When pulled high, the device begins the detec-<br>tion process sequence.                                                                        |
| 9     | ISENSE   | Analog input                                                                                                                                                                                        | ISENSE is an analog input connected to a current sense resistor for output current sensing.                                                                                                                                              |



| Pin # | Pin Name | Pin Type              | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10    | STATUS   | Analog in/Digital out | At power-up, the voltage on this pin is sensed to configure the<br>PSE available power, mid span/end span timing mode and the<br>device's restart behavior when a fault condition is detected. Refer<br>to "4.2. Operating Mode Configuration" on page 12.<br>After reading the voltage present at this pin at power-up, the<br>STATUS pin becomes a digital output used to control an external<br>LED, which indicates when a detect, power good, or output fault<br>condition has occurred. Logic high turns the LED on, and logic low<br>turns the LED off. Refer to "5.7. Status LED Function" on page 15. |
| 11    | GND      | GND                   | Ground connection for the Si3462.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

### Table 8. Si3462 Pin Functionality (Continued)



### 8. Ordering Guide

| Ordering Part Number | Description                                      | Package<br>Information                     | Temperature Range<br>(Ambient) |
|----------------------|--------------------------------------------------|--------------------------------------------|--------------------------------|
| Si3462-E01-GM        | Single-port PSE controller                       | 11-pin,<br>3 x 3 mm QFN.<br>RoHS compliant | –40 to 85 °C                   |
| Si3462-EVB           | Si3462 evaluation board and reference design kit | Evaluation board                           | N/A                            |

 Add R to part number to denote tape-and-reel option (e.g., Si3462-E01-GMR).
 The ordering part number above is not the same as the device mark. See "11. Top Marking" on page 23 for more information.



### 9. Package Outline: 11-Pin QFN

Figure 4 illustrates the package details for the Si3462. Table 9 lists the values for the dimensions shown in the illustration. The Si3462 is packaged in an industry-standard, 3x3 mm, RoHS-compliant, 11-pin QFN package.



**Table 9. Package Diagram Dimensions** 

| Dimension | Min       | Nom  | Max  |
|-----------|-----------|------|------|
| А         | 0.80      | 0.90 | 1.00 |
| A1        | 0.03      | 0.07 | 0.11 |
| A3        | 0.25 REF  |      |      |
| b         | 0.18      | 0.25 | 0.30 |
| D         | 3.00 BSC. |      |      |
| D2        | 1.30      | 1.35 | 1.40 |
| е         | 0.50 BSC. |      |      |
| E         | 3.00 BSC. |      |      |
| E2        | 2.20      | 2.25 | 2.30 |
| L         | .45       | .55  | .65  |
| aaa       | _         | _    | 0.15 |
| bbb       | _         | _    | 0.15 |
| ddd       | _         | _    | 0.05 |
| eee       | _         | _    | 0.08 |
| Notes:    |           |      |      |

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to JEDEC outline MO-243, variation VEED except for custom features D2, E2, and L which are toleranced per supplier designation.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.



### 10. Solder Paste Mask



Figure 5. Solder Paste Mask



### 10.1. PCB Land Pattern



Figure 6. Typical QFN-11 Land Diagram



### 11. Top Marking

### 11.1. Si3462 Top Marking (QFN)

### 11.2. Top Marking Explanation

| Line 1 Marking: | Pin 1 Identifier     | Circle = 0.25 mm Diameter                                                                                       |
|-----------------|----------------------|-----------------------------------------------------------------------------------------------------------------|
|                 | Product ID           | 6201<br>62 = Si3462; 01 = Firmware Revision 01                                                                  |
| Line 2 Marking: | ETTT = Trace Code    | Assembly trace code<br>E = Product revision<br>TTT = Assembly trace code                                        |
| Line 3 Marking: | YWW = Date Code      | Assigned by the Assembly contractor.<br>Y = Last Digit of Current Year (ex: 2009 = 9)<br>WW = Current Work Week |
|                 | Lead-Free Designator | +                                                                                                               |



### **CONTACT INFORMATION**

Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

