# RENESAS

## RAA458100GNP

Wireless Charging System Transmitter IC for Low Power Applications

1. Product Outline

### Description

RAA458100 is wireless charging system transmitter IC for low power applications. When RAA457100 is used in a receiver, a wireless charging system with bi-directional communication can be constructed.

#### Features

- Three operation modes which are available for various applications
- ATPC(AuTomatic Power Control) Mode , MCU Control Mode , Stand Alone Mode
- Gate drive output for MOSFET bridge circuit : half bridge or full bridge is selectable
- Over current protection for bridge circuit (OCP), Over temperature protection (THM), and various protection functions
- Monitoring input voltage or current of bridge circuit and thermistor voltage (Temperature) by 12bit A/D convertor
- Modulation/Demodulation function for bi-directional communication between transmitter and receiver
- RAA457100 registers can be set by bi-directional communication from RAA458100 (ATPC Mode)

## 2. Block Diagram ( Example for Application Circuit : ATPC Mode )



Rev.1.01 Sep.03.2018

R19DS0096EJ0101



## 3. Pin Functions

| Pin<br>No. | Pin<br>Name | 1 V Flinction |     | Function                                                                                     | Remark                                                                                                                                                |  |  |
|------------|-------------|---------------|-----|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1          | CLKI        | D             | Ι   | Reference clock input / Connection pin to ceramic resonator                                  | Connect to IOVSS when on-chip clock is used.                                                                                                          |  |  |
| 2          | CLKO        | D             | 0   | Connection pin to ceramic resonator                                                          | This pin should be open, when ceramic resonator is not used                                                                                           |  |  |
| 3          | IOVDD       | А             | Ι   | Power supply voltage input for digital I/O                                                   | Connect CIOVDD to IOVSS.                                                                                                                              |  |  |
| 4          | IOVSS       | -             | -   | GND for digital I/O                                                                          | -                                                                                                                                                     |  |  |
| 5          | LED1        | D             | 0   | LED driver output 1                                                                          | Open drain.                                                                                                                                           |  |  |
| 6          | LED2        | D             | 0   | LED driver output 2                                                                          | Open drain.                                                                                                                                           |  |  |
| 7          | SCL         | D             | I/O | Clock input or output for 2-wire serial interface                                            | Connect R <sub>SCL</sub> to IOVDD.                                                                                                                    |  |  |
| 8          | SDA         | D             | I/O | Data input or output for 2-wire serial interface                                             | Connect R <sub>SDA</sub> to IOVDD.                                                                                                                    |  |  |
| 9          | INT_TX      | D             | 0   | Notification output at WPT communication packet reception or<br>abnormal condition detection | -                                                                                                                                                     |  |  |
| 10         | ADDR        | D             | Ι   | Slave address setting pin for 2-wire serial interface                                        | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 11         | TEST1       | -             | Ι   | Test pin 1                                                                                   | Connect to IOVSS.                                                                                                                                     |  |  |
| 12         | TEST2       | -             | Ι   | Test pin 2                                                                                   | Connect to IOVSS.                                                                                                                                     |  |  |
| 13         | CAL         | D             | Ι   | Enable pin for CS amplifier offset calibration function                                      | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 14         | MS          | D             | Ι   | Master or slave device setting pin for 2-wire serial interface                               | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 15         | ATPC        | D             | Ι   | Enable pin for automatic transmission power control function                                 | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 16         | GAIN        | D             | Ι   | Gain setting pin for automatic transmission power control                                    | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 17         | DUTY6       | D             | Ι   | Bridge driver output pulse duty setting pin 6                                                | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 18         | DUTY7       | D             | I   | Bridge driver output pulse duty setting pin 7                                                | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 19         | DUTY8       | D             | Ι   | Bridge driver output pulse duty setting pin 8                                                | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 20         | BRGSEL      | D             | Ι   | Selection pin for Half or Full bridge circuit                                                | Connect to IOVDD or IOVSS.                                                                                                                            |  |  |
| 21         | PGND        | -             | -   | GND for bridge driver                                                                        | -                                                                                                                                                     |  |  |
| 22         | GD2L        | D             | 0   | Bridge driver output 2 (Low Side)                                                            | Driving low Side Nch MOSFET.                                                                                                                          |  |  |
| 23         | GD2H        | D             | 0   | Bridge driver output 2 (High Side)                                                           | Driving high Side Pch MOSFET.                                                                                                                         |  |  |
| 24         | GD1L        | D             | 0   | Bridge driver output 1 (Low Side)                                                            | Driving low Side Nch MOSFET.                                                                                                                          |  |  |
| 25         | GD1H        | D             | 0   | Bridge driver output 1 (High Side)                                                           | Driving high Side Pch MOSFET.                                                                                                                         |  |  |
| 26         | VIN         | А             | Ι   | Power supply voltage input                                                                   | Input DC5V, connect C <sub>VIN</sub> to SGND.                                                                                                         |  |  |
| 27         | INP         | А             | Ι   | CS amplifier positive input                                                                  | Connect $R_{INP}(1k\Omega)$ to $R_{CS}$ .                                                                                                             |  |  |
| 28         | INN         | А             | Ι   | CS amplifier negative input                                                                  | Connect $R_{INN}(1k\Omega)$ to $R_{CS}$ .                                                                                                             |  |  |
| 29         | VSNS        | А             | Ι   | Voltage sense pin for bridge circuit input voltage                                           | -                                                                                                                                                     |  |  |
| 30         | ASKIN       | А             | Ι   | Amplitude modulation signal input                                                            | -                                                                                                                                                     |  |  |
| 31         | ASKOUT      | А             | 0   | Amplitude modulation signal output                                                           | Connect C <sub>ASK</sub> to SGND.                                                                                                                     |  |  |
| 32         | COMP        | А             | 0   | CS amplifier output                                                                          | Connect $R_c(10k\Omega)$ and $C_c$ to SGND.                                                                                                           |  |  |
| 33         | SGND        | -             | -   | GND for internal circuits                                                                    | -                                                                                                                                                     |  |  |
| 34         | VDD30       | А             | 0   | 3.0V regulator output                                                                        | Connect $C_{V30}$ to SGND. Bias voltage for thermistor.                                                                                               |  |  |
| 35         | THM2        | А             | Ι   | Connection pin to thermistor 2                                                               | Input divided VDD30 voltage by $R_{THM2}$ and thermistor.                                                                                             |  |  |
| 36         | THM1        | А             | Ι   | Connection pin to thermistor 1                                                               | Input divided VDD30 voltage by R <sub>THM1</sub> and thermistor.                                                                                      |  |  |
| 37         | RT          | А             | 0   | Internal circuits bias current setting pin                                                   | Connect $R_{RT}(100k\Omega)$ to SGND.                                                                                                                 |  |  |
| 38         | VDD18       | А             | 0   | 1.8V regulator output                                                                        | Connect C <sub>V18</sub> to SGND.                                                                                                                     |  |  |
| 39         | CLKSEL      | D             | Ι   | Clock selection pin (on-chip clock or external clock input)                                  | Connect to VIN or SGND.                                                                                                                               |  |  |
| 40         | STBY        | D             | I   | Standby control                                                                              | Applied to IOVDD or IOVSS voltage level.<br>IC is activated when STBY is applied to IOVDD.<br>IC is initialized(reset) when STBY is applied to IOVSS. |  |  |

\*1 A means analog signal (Including power supply voltage) and D means Digital signal.
\*2 I : Input pin, O : Output pin, I/O : Input and Output pin.



### 4. Pin Configuration (Top View)



#### 5. Absolute Maximum Ratings (Tj=25[degC] unless otherwise noted)

| Item                  | Symbol                                                                                                      | Value             | Unit   | Remark                               |
|-----------------------|-------------------------------------------------------------------------------------------------------------|-------------------|--------|--------------------------------------|
| Pin Voltage           | VIN, IOVDD                                                                                                  | -0.3 to 5.5       | V      |                                      |
|                       | VSNS, INP, INN, CLKSEL<br>ASKIN, LED1, LED2                                                                 | -0.3 to VIN+0.3   | v      | Max. 5.5V                            |
|                       | SDA, SCL, INT_TX, MS, ATPC,<br>GAIN, ADDR, CLKI, BRGSEL,<br>STBY, DUTY6, DUTY7, DUTY8,<br>TEST1, TEST2, CAL | -0.3 to IOVDD+0.3 | v      | Max. 5.5V                            |
|                       | THM1, THM2, COMP, ASKOUT                                                                                    | VDD30             | V      |                                      |
| Pin Current           | SDA, SCL, INT_TX                                                                                            | ±1                | mA     |                                      |
|                       | RT                                                                                                          | -300              | uA     |                                      |
|                       | COMP                                                                                                        | -1                | mA     |                                      |
|                       | LED1, LED2                                                                                                  | 10                | mA     |                                      |
|                       | VDD18, VDD30                                                                                                | -100              | uA     |                                      |
| Operating temperature | Та                                                                                                          | -20 to 60         | degC   |                                      |
| Junction temperature  | Tj                                                                                                          | -20 to 80         | degC   |                                      |
| Storage temperature   | Tstg                                                                                                        | -40 to 125        | degC   |                                      |
| Thermal resistance    | θj-а                                                                                                        | 35.0              | degC/W | JEDEC 4L board<br>(76.2mm x 114.3mm) |

#### 6. Recommended Operating Conditions

| Item                  | Symbol             | Value       | Unit | Remark |
|-----------------------|--------------------|-------------|------|--------|
| VIN pin voltage       | V <sub>VIN</sub>   | 4.4 to 5.25 | V    |        |
| IOVDD pin voltage     | V <sub>IOVDD</sub> | 3 to 5.25   | V    |        |
| Input clock frequency | f <sub>clkin</sub> | 8           | MHz  |        |



Tj=25[degC] unless otherwise noted.

| Items                                      | Symbol                    | Condition                                                                | min     | typ     | max                | Unit |
|--------------------------------------------|---------------------------|--------------------------------------------------------------------------|---------|---------|--------------------|------|
| Power Supply Pin : VIN                     |                           | •                                                                        |         |         |                    |      |
| Operating voltage range                    | V <sub>OP_VIN</sub>       |                                                                          | 4.4     | 5.0     | 5.25               | V    |
| UVLO detection voltage                     | V <sub>UVLO_DET_VIN</sub> |                                                                          | 3.8     | 3.9     | 4.0                | V    |
| UVLO Hysteresis voltage                    | V <sub>UVLO_HYS_VIN</sub> |                                                                          | 0.1     | 0.2     | 0.3                | V    |
| Operating current                          | I <sub>OP_VIN</sub>       | F <sub>DRV</sub> =125kHz, C <sub>L</sub> =510pF <sup>*1</sup> , BRGSEL=L | -       | 5       | -                  | mA   |
| Standby current                            | I <sub>STBY_VIN</sub>     | STBY=L                                                                   | -       | -       | 20                 | uA   |
| PLL                                        |                           |                                                                          |         |         | I                  |      |
| PLL output frequency                       | F <sub>PLL</sub>          |                                                                          | -       | 128     | -                  | MHz  |
| Bridge Driver Pin : GD1H, GD1L, GD2H,      | GD2L                      |                                                                          |         | •       |                    |      |
| Switching frequency                        | F <sub>DRV</sub>          | Register f_drive[10:0]=1024                                              | -       | 125     | -                  | kHz  |
| High level output voltage                  | V <sub>OH_GD</sub>        | Source current=-5mA                                                      | VIN-0.2 | VIN-0.1 | -                  | V    |
| Low level output voltage                   | V <sub>OL_GD</sub>        | Sink current=5mA                                                         | -       | 0.1     | 0.2                | V    |
| 3.0V Regulator Pin : VDD30                 |                           |                                                                          |         |         | -                  | •    |
| VDD30 output voltage                       | V <sub>VDD30</sub>        |                                                                          | -       | 3.0     | -                  | V    |
| 1.8V Regulator Pin : VDD18                 |                           |                                                                          | •       |         |                    |      |
| VDD18 output voltage                       | V <sub>VDD18</sub>        |                                                                          | -       | 1.8     | -                  | V    |
| Temperature Detection Pin : THM1, THM      | Л2                        |                                                                          | •       |         |                    |      |
| Input voltage range                        | VI_THM                    |                                                                          | 0.0     | -       | V <sub>VDD30</sub> | V    |
| Bridge Circuit Current Pin : INP, INN      | •                         | •                                                                        | •       |         |                    |      |
| Short circuit protection detection voltage | V <sub>SCP_DET</sub>      | R <sub>cs</sub> voltage drop                                             | -       | 2.2     | -                  | V    |
| LED Pin : LED1, LED2                       |                           | •                                                                        |         |         |                    |      |
| Low level output voltage                   | V <sub>OL_LED</sub>       | Sink current=1mA                                                         | -       | -       | 0.1                | V    |
| Leak current                               | I <sub>I_LED</sub>        | LED1=5V, LED2=5V                                                         | -       | -       | 1                  | uA   |
| Standby Pin : STBY                         |                           | •                                                                        | •       |         |                    |      |
| High level input voltage                   | V <sub>IH_STBY</sub>      | IOVDD=5V                                                                 | 3.5     | -       | -                  | V    |
| Low level input voltage                    | V <sub>IL_STBY</sub>      | IOVDD=5V                                                                 | -       | -       | 1.5                | V    |
| Input current                              | I <sub>I_STBY</sub>       | STBY=5V                                                                  | -       | 15      | -                  | uA   |
| ASK Input Pin : ASKIN                      |                           |                                                                          |         |         |                    |      |
| ASKIN Input voltage range                  | V <sub>I_ASK</sub>        |                                                                          | 0.0     | -       | V <sub>VDD30</sub> | V    |
| ASKIN Input current                        | I <sub>I_ASK</sub>        |                                                                          | -       | 1       | -                  | uA   |
| Digital Input Pin : ADDR, MS, ATPC, GA     | IN, DUTY6, DUT            | Y7, DUTY8, BRGSEL, CLKSEL *2                                             | •       |         |                    |      |
| High level input voltage                   | VIH                       | IOVDD=5V, VIN=5V                                                         | 3.5     | -       | -                  | V    |
| Low level input voltage                    | V <sub>IL</sub>           | IOVDD=5V, VIN=5V                                                         | -       | -       | 1.5                | V    |
| Digital Output Pin : INT_TX                |                           | •                                                                        | •       |         |                    |      |
| High level output voltage                  | V <sub>OH_INT</sub>       | IOVDD=5V, Source current=-1mA                                            | 3.6     | -       | -                  | V    |
| Low level output voltage                   | V <sub>OL_INT</sub>       | IOVDD=5V, Sink current=1mA                                               | -       | -       | 1.4                | V    |
| Digital Input/Output Pin : SDA, SCL        |                           |                                                                          |         |         |                    |      |
| High level input voltage                   | V <sub>IH_I2C</sub>       | IOVDD=5V                                                                 | 3.5     | -       | -                  | V    |
| Low level input voltage                    | V <sub>IL_I2C</sub>       | IOVDD=5V                                                                 | -       | -       | 1.5                | V    |
| Low level output voltage                   | V <sub>OL_I2C</sub>       | IOVDD=5V, Sink current=1mA                                               | -       | -       | 0.2                | V    |
|                                            |                           |                                                                          |         |         | -                  |      |

\*1  $C_L$  shows the load capacitance to the bridge drivers (GD1H, GD1L, GD2H, GD2L).

\*2 High level reference voltage of CLKSEL is VIN. High level reference voltage of other digital input pins is IOVDD.



#### 8. Functions Description (The values described in this chapter are reference values, not guaranteed values.)

#### 8.1 Operation Mode and Start Up Flow

This IC has two operation modes of Initial Mode and Drive Mode. Initial Mode is an operation mode to perform initial setting such as this IC's register setting before changing to Drive Mode. Drive Mode is an operation mode to drive a bridge circuit and transmit power to receiver. Drive Mode includes the three operation modes of ATPC Mode, MCU Control Mode and Stand Alone Mode which can be selected by some pins setting(MS, ATPC, DUTY6, DUTY7, DUTY8). Table 8.1.1 shows operation mode overview. Figure 8.1.1 shows start up flow from Initial Mode(power on reset is released) to Drive Mode(power transmitting is started).

#### Table 8.1.1 Operation mode overview

| Omenetien meede                     |    | I    | Pin setting                           | 9 |       | Description                                                                                                                                                    |  |
|-------------------------------------|----|------|---------------------------------------|---|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Operation mode                      | MS | ATPC | DUTY6 DUTY7 DUTY8                     |   | DUTY8 | Description                                                                                                                                                    |  |
| Initial Mode                        | x  | х    | х                                     | х | х     | Initial setting such as register setting is performed based on pins setting.                                                                                   |  |
| Drive Mode                          |    |      |                                       |   |       |                                                                                                                                                                |  |
| Stand Alone Mode<br>(w/o ROM , MCU) | L  | L    | Set one or more pins<br>to high level |   |       | This IC operates independently. Power is transmitted on a fixed bridge frequency and duty.                                                                     |  |
| ATPC Mode<br>(w/ ROM)               | н  | н    | L                                     | L | L     | Transmission power is controlled on receiver power information which is included in WPT communication packet. Register of this IC can be set from              |  |
| ATPC Mode<br>(w/ MCU)               | L  | н    | L                                     | L | L     | external EEPROM or external controller(MCU) by 2-wire serial communication.<br>MS pin should be high level when external EEPROM is used.                       |  |
| MCU Control Mode<br>(w/ MCU)        | L  | L    | L                                     | L | L     | This IC is controlled by external controller. Register setting and start / stop control of power transmitting can be performed by 2-wire serial communication. |  |
| Start up flow                       |    |      |                                       |   |       | Description                                                                                                                                                    |  |



Figure 8.1.1 Start up flow from Initial Mode(power on reset is released) to Drive Mode(power transmitting is started)



#### 8.2 Reference Clock

The reference clock frequency should be 8[MHz]. The reference clock source can be selected within external clock, ceramic resonator, and on chip oscillator by setting of CLKSEL, CLKI, and CLKO pin. Table 8.2.1 shows the selection of reference clock.

#### Table 8.2.1 Selection of reference clock

| Reference clock    |        | Pin setting    |           | Remark                                               |  |
|--------------------|--------|----------------|-----------|------------------------------------------------------|--|
| 8[MHz]             | CLKSEL | CLKI           | CLKO      | Remark                                               |  |
| External clock     | L      | External clock |           | CLKSEL H / L voltage level H : VIN / L : SGND        |  |
| Ceramic resonator  | L      | Ceramic        | resonator | CLKI, CLKO H / L voltage level H : IOVDD / L : IOVSS |  |
| On chip oscillator | Н      | L              | Open      |                                                      |  |

#### 8.3 Bridge Driver (GD1H, GD1L, GD2H, GD2L pin)

Bridge driver drives full or half bridge circuit composed of external MOSFET (high side switch : Pch MOSFET, low side switch : Nch MOSFET). Figure 8.3.1 shows bridge driver output waveform for driving full bridge circuit. When half bridge circuit is selected, bridge driver outputs driving pulse from GD1H, GD1L and stops to output driving pulse from GD2H, GD2L (GD2H=H, GD2L=L). Table 8.3.1 shows parameters setting for bridge driver. Soft start function as changing duty slowly is implemented for start up and changing bridge driver output pulse duty.



Figure 8.3.1 Bridge driver output waveform for driving MOSFET gate of full bridge circuit

| Table 8.3.1  | Parameters  | setting | for | bridge d  | Iriver |
|--------------|-------------|---------|-----|-----------|--------|
| 1 able 0.5.1 | i arameters | setting |     | billuge u | an ver |

| Item                             | Symbol           | Setting                                               | Calculation formula, Remark                                                                                                                                                                                 |  |  |
|----------------------------------|------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Full or half bridge selection    | -                | BRGSEL pin                                            | BRGSEL=L : Driver output for full bridge circuit<br>BRGSEL=H : Driver output for half bridge circuit                                                                                                        |  |  |
| Output pulse F <sub>DRV</sub>    |                  | Register f_drive[10:0]<br>(0x05 D[2:0] , 0x04 D[7:0]) | $\label{eq:F_DRV} \begin{array}{l} F_{DRV} = 1000 \; x \; ( \; 128 \; / \; ( \; f\_drive[10:0] \; ) \; ) \; \; [kHz] \\ The \; condition \; F_{DRV} \; \leq \; 125 [kHz] \; is \; recommended. \end{array}$ |  |  |
| Output pulse D                   |                  | Register duty[9:0]<br>(0x07 D[1:0] , 0x06 D[7:0])     | D = 100 x ( duty[9:0] / f_drive[10:0] ) [%]<br>The condition D $\leq$ 50[%] is needed.                                                                                                                      |  |  |
| Output pulse<br>dead time        | DT1_1            | Register dt_gd1_1[4:0]<br>(0x09 D[4:0])               | DT1_1 = 100 x ( dt_gd1_1[4:0] / f_drive[10:0] ) [%]                                                                                                                                                         |  |  |
|                                  | DT1_2            | Register dt_gd1_2[4:0]<br>(0x0A D[4:0])               | DT1_2 = 100 x ( dt_gd1_2[4:0] / f_drive[10:0] ) [%]                                                                                                                                                         |  |  |
|                                  | DT2_1            | Register dt_gd2_1[4:0]<br>(0x0B D[4:0])               | DT2_1 = 100 x ( dt_gd2_1[4:0] / f_drive[10:0] ) [%]                                                                                                                                                         |  |  |
|                                  | DT2_2            | Register dt_gd2_2[4:0]<br>(0x0C D[4:0])               | DT2_2 = 100 x ( dt_gd2_2[4:0] / f_drive[10:0] ) [%]                                                                                                                                                         |  |  |
| Output pulse duty for modulation |                  | Register modulation_duty[6:0]<br>(0x0D D[6:0])        | $\Delta D_{MOD}$ = 100 x ( modulation_duty[6:0] / f_drive[10:0] ) [%]<br>(For transmitting of WPT communication packet)                                                                                     |  |  |
| Output pulse D <sub>M</sub>      |                  | Register duty_max[9:0]<br>(0x14 D[1:0] , 0x13 D[7:0]) | $\begin{array}{l} D_{MAX} = 100 \; x \; ( \; duty\_max[9:0] \; / \; f\_drive[10:0] \; ) \; \; [\%] \\ The \; condition \; D_{MAX} \leq 50[\%] \; is \; needed. \end{array}$                                 |  |  |
| Output pulse setting con         | straints         |                                                       |                                                                                                                                                                                                             |  |  |
| Only condition (1) should b      | be satisfied for | r BRGSEL=H. Both of condition (1) a                   | nd (2) should be satisfied for BRGSEL=L.                                                                                                                                                                    |  |  |

Only condition (1) should be satisfied for BRGSEL=H. Both of condition (1) and (2) should be satisfied for BRGSEL=L.

- (1) (0.5 x f\_drive[10:0] > duty[9:0] + dt\_gd1\_1[4:0] + dt\_gd1\_2[4:0] + modulation\_duty[6:0])
- And  $(duty_max[9:0] > duty[9:0] + dt_gd1_1[4:0] + dt_gd1_2[4:0] + modulation_duty[6:0])$
- (2) (0.5 x f\_drive[10:0] > duty[9:0] + dt\_gd2\_1[4:0] + dt\_gd2\_2[4:0] + modulation\_duty[6:0] ) And (duty\_max[9:0] > duty[9:0] + dt\_gd2\_1[4:0] + dt\_gd2\_2[4:0] + modulation\_duty[6:0] )



#### 8.4 A/D Converter

Some pin voltages are converted to digital code by 12bit A/D converter. Table 8.4.1 shows the monitored items by A/D converter. These items are monitored in 4[ms] period. Some protection functions are detected by using A/D converted data. The storage registers of A/D converted data can be read by 2-wire serial communication. The storage registers aren't updated automatically. When register 0x20 D[0] is set to 1, the storage registers are updated.

| Item                                                                 | Monitored pin                         | Output code *1                                                                                                                                                       | Input voltage range *2 | Register                   |
|----------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------|
| Input voltage<br>of bridge circuit                                   | VSNS pin voltage<br>V <sub>SNS</sub>  | ( 4096 / 3 ) x V <sub>SNS</sub> / 2.16                                                                                                                               | 0 to 5.5 V             | 0x21 D[7:4]<br>0x22 D[7:0] |
| Average input current<br>of bridge circuit<br>(I <sub>BRIDGE</sub> ) | COMP pin voltage<br>V <sub>COMP</sub> | $ \begin{array}{l} (4096/3)xV_{COMP} \\ V_{COMP} = CS\_AMP\_GAINxV_{RCS} = 10xV_{RCS} \\ (CS\_AMP\_GAIN=R_C/R_{INP}=10) \\ I_{BRIDGE} = V_{RCS}/R_{CS} \end{array} $ | 0 to 3.0 V             | 0x23 D[7:4]<br>0x24 D[7:0] |
| Thermistor temperature (THM1)                                        | THM1 pin voltage<br>V <sub>THM1</sub> | ( 4096 / 3 ) x V <sub>THM1</sub>                                                                                                                                     | 0 to 3.0 V             | 0x25 D[7:4]<br>0x26 D[7:0] |
| Thermistor temperature (THM2)                                        | THM2 pin voltage<br>V <sub>THM2</sub> | ( 4096 / 3 ) x V <sub>THM2</sub>                                                                                                                                     | 0 to 3.0 V             | 0x27 D[7:4]<br>0x28 D[7:0] |

#### Table 8.4.1 Monitored items by A/D converter

\*1 Output code range is from 0 to 4095.

\*2 Pin voltage should be within input voltage range to prevent error conversion.

#### 8.5 LED Flashing Pattern

LED1 and LED2 pin are LED driver for displaying operation state. Flashing patterns on each operation state are implemented. External controller (MCU) can select any flashing pattern in MCU Control Mode. Table 8.5.1 shows operation mode, operation state, setting register, and LED flashing pattern.

| Table 8.5.1 Operation mode, Operation state, Setting register, and LED flashing pattern |
|-----------------------------------------------------------------------------------------|
|-----------------------------------------------------------------------------------------|

| Mode           | Operation state                    | Setting register 1                  | Setting register 2          |       | LED1               | LED2               |
|----------------|------------------------------------|-------------------------------------|-----------------------------|-------|--------------------|--------------------|
| mouo           |                                    |                                     |                             | Value |                    |                    |
| Initial        | During start up                    | -                                   | -                           | -     | Off                | Off                |
|                |                                    |                                     |                             | 0     | Flashing (0.25sec) | Off                |
|                | Under<br>WPT communication         |                                     | 0x12 D[1:0]                 | 1     | Off                | Flashing (0.25sec) |
|                | (Battery charging is<br>available) |                                     | led_trans_sel               | 2     | On                 | Off                |
|                | availabio                          |                                     |                             | 3     | Off                | On                 |
|                |                                    |                                     | 0x12 D[2]                   | 0     | On                 | Off                |
| ATPC           | Under battery charging             |                                     | led_charge_sel              | 1     | Off                | On                 |
| AIPC           |                                    |                                     | 0x12 D[4]                   | 0     | Off                | Off                |
|                | Battery charge complete            | 0x10 D[3]=0<br>led_force_mode<br>*3 | led_end_sel                 | 1     | Off                | On                 |
|                | Restart                            |                                     | 0x12 D[6]<br>led_err_sel    | 0     | Flashing (1sec)    | Off                |
|                | *1                                 |                                     |                             | 1     | Off                | Off                |
|                | Transmitting power                 |                                     | 0x12 D[7]<br>led_errend_sel | 0     | Flashing (1sec)    | Off                |
|                | stopped<br>*2                      |                                     |                             | 1     | Off                | Off                |
|                | Transmitting power                 |                                     | -                           | -     | On                 | Off                |
| Stand<br>Alone | Transmitter timer timeout          |                                     | -                           | -     | Off                | Off                |
| ,              | Protection detected                |                                     | -                           | -     | Flashing (1sec)    | Off                |
|                |                                    |                                     |                             | 0     | Off                | -                  |
|                |                                    |                                     | 0x10 D[1:0]                 | 1     | Flashing (1sec)    | -                  |
|                |                                    |                                     | led1_force_sel              | 2     | Flashing (0.25sec) | -                  |
| MCU            | Selection by                       | 0x10 D[3]=1                         |                             | 3     | On                 | -                  |
| Control        | external controller(MCU)           | led_force_mode<br>*4                |                             | 0     | -                  | Off                |
|                |                                    |                                     | 0x10 D[5:4]                 | 1     | -                  | Flashing (1sec)    |
|                |                                    |                                     | led2_force_sel              | 2     | -                  | Flashing (0.25sec) |
|                |                                    |                                     |                             | 3     | -                  | On                 |

\*1 Restart is processing when protection is detected or WPT communication error is occurred.

\*2 Transmitting power is completely stopped when the count of protection detection or WPT communication error becomes specified number.

\*3 Register setting of 0x10 D[3] should be 0 in ATPC Mode and Stand Alone Mode.

\*4 Register setting of 0x10 D[3] should be 1 in MCU Control Mode. LED is off regardless of setting in 0x10 D[1:0] and 0x10 D[5:4] when 0x10 D[3] is 0.



#### 8.6 Protection Functions

The protection functions for power supply voltage, bridge circuit and temperature are implemented. Table 8.6.1 shows protection functions. Transmitter timer is also implemented. Transmitter timer starts at the timing of mode transition to Drive Mode, power transmitting is stopped when Drive Mode continues for a fixed period. Table 8.6.2 shows the registers related to transmitter timer. Reset of this IC by power on again or STBY pin is needed to return from stopping power transmitting caused by transmitter timer.

| Item<br>(Detecting target)                                                                                                       | Detection<br>timing | Threshold<br>(Release)                                      | Detection delay time     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Under voltage lock out<br>(VIN pin voltage)                                                                                      | At any time         | 3.9V<br>( 4.1V )                                            | -                        | This IC becomes power on reset(POR) condition when under voltage lock out is detected. (This IC becomes POR condition regardless of VIN pin voltage when STBY pin is low.)                                                                                                                                                                                                                                                                                    |
| Short circuit protection<br>for bridge circuit<br>(R <sub>CS</sub> voltage drop)                                                 | Drive<br>Mode       | 2.2V                                                        | 1us                      | Bridge driver is stopped (latch stop) when short circuit or over current<br>for bridge circuit is detected at Drive Mode. The reset of this IC by<br>power on again or STBY pin is needed to return from this protection.                                                                                                                                                                                                                                     |
| Over current protection<br>for bridge circuit<br>(COMP pin voltage)                                                              | Drive<br>Mode       | 0x16 D[3:0]<br>0x15 D[7:0]                                  | 16ms<br>x<br>0x36 D[3:0] |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Over voltage protection<br>for bridge circuit <sup>*2</sup><br>(VSNS pin voltage) After<br>16ms passed<br>after releasing<br>POR |                     | 5.7V<br>(5.5V)                                              | 1ms x 4                  | Bridge driver is stopped when over voltage for bridge circuit is<br>detected at Drive Mode. Operation mode does not change to Drive<br>Mode when over voltage is detected at Initial Mode.<br>In ATPC Mode, bridge driver output pulse duty is returned to initial<br>value set at Initial Mode, then bridge driver restarts.<br>In Stand Alone Mode and MCU Control Mode, bridge driver restarts<br>when the voltage decreases to release threshold voltage. |
| Temperature protection 1<br>(THM1 pin voltage)                                                                                   | Drive<br>Mode       | 0x18 D[3:0]<br>0x17 D[7:0]<br>( 0x29 D[7:0] <sup>*1</sup> ) | 16ms                     | Over temperature of a target is detected by NTC thermistor <sup>*3</sup> . Detection threshold and hysteresis can be adjusted by setting the registers. If register value can not be changed, a threshold can be changed by adjusting a value of pull up resistor connected to the thermistor. Bridge driver is stopped when temperature protection is                                                                                                        |
| Temperature protection 2<br>(THM2 pin voltage)                                                                                   | Drive<br>Mode       | 0x1A D[3:0]<br>0x19 D[7:0]<br>( 0x2A D[7:0] <sup>*1</sup> ) | x<br>0x36 D[7:4]         | detected.<br>In ATPC Mode, bridge driver output pulse duty is returned to initial<br>value set at Initial Mode, then bridge driver restarts.<br>In Stand Alone Mode and MCU Control Mode, bridge driver restarts<br>when temperature decreases to release threshold.                                                                                                                                                                                          |
| Maximum output pulse<br>duty of bridge driver                                                                                    | Drive<br>Mode       | 0x14 D[1:0]<br>0x13 D[7:0]                                  | 1us                      | Bridge driver is stopped when bridge driver output pulse duty exceeds<br>maximum output pulse duty.<br>In ATPC Mode, bridge driver output pulse duty is returned to initial<br>value set at Initial Mode, then bridge driver restarts.<br>In MCU Control Mode, bridge driver restarts when pulse duty is set<br>under maximum output pulse duty.                                                                                                              |

\*1 Hysteresis setting register.

\*2 Detection voltage of over voltage protection is higher than absolute maximum rating.

The system design that this protection doesn't work is needed substantially to avoid device destruction or deterioration. \*3 NCP03WF104F05RL, NCP15WF104F03RC(Murata) or an equivalent device is recommended.

| Item                                     | Register    | Description                                                                                                           |
|------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------|
| Transmitter timer enable                 | 0x11 D[5]   | Enable or disable selection of transmitter timer.<br>0 : Enable 1 : Disable(Bridge driver pulse output is continued.) |
| Transmitter timer timeout period setting | 0x11 D[7:6] | Timeout period setting<br>0 : 198[min] 1 : 264[min] 2 : 330[min] 3 : 396[min]                                         |
| Transmitter timer timeout notification   | 0x12 D[5]   | Timeout notification<br>0 : Timeout is not detected 1 : Timeout is detected                                           |



#### 8.7 Interruption Signal Output Function (INT\_TX pin)

Interruption signal (event detection signal) is outputted from INT\_TX pin when WPT communication packet is received or protection is operated (refer to Table 8.6.1). Table 8.7.1 shows the events that interruption signal is outputted. Events to output the signal can be selected by setting enable registers. When enable register value is "1", low level is outputted from INT\_TX pin when applicable event is occurred. Reset register should be set to "1" in order to return to high level at INT\_TX pin. If an event occurs continuously, low level is outputted again from INT\_TX pin even though reset register is set to "1". When enable register value is "0" (disable), low level is not outputted from INT\_TX pin but applicable notification register is set to "1".

| Event                                          | Notification register                        | Enable<br>register     | Reset<br>register | Condition to notify (Notification register is asserted.)                                                                                                                                                                                                                                                                      |  |  |  |  |
|------------------------------------------------|----------------------------------------------|------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| WPT communication<br>packet is received        | 0x1B D[1]                                    | 0x1B D[7]              | 0x1B D[0]         | Notification register is set to "1" when WPT communication packet is received in MCU Control Mode.                                                                                                                                                                                                                            |  |  |  |  |
| WPT communication<br>write completion          | 0x1B D[2]                                    | 0x1B D[7]              | 0x1B D[0]         | These events occur in ATPC Mode.<br>RAA458100 can write or read register of receiver device (RAA457100) by WPT<br>communication. When register write / read operation is normally performed in<br>receiver device, command completion information is sent from receiver device.                                               |  |  |  |  |
| WPT communication read completion              | 0x1B D[3]                                    | 0x1B D[3]              |                   | When this IC receives the information, notification register of write completion o<br>read completion is set to "1" and interruption signal is outputted.<br>When register write / read operation is not performed in receiver device, this IC<br>recognizes as WPT communication error and then the bridge driver is stopped |  |  |  |  |
| Restart operation                              | 0x1B D[4]                                    |                        |                   | and restarted(restart operation). Register 0x1B D[4] is set to "1" when restart is performed.                                                                                                                                                                                                                                 |  |  |  |  |
| Temperature protection 1                       | 0x1D D[0]                                    | 0x1F D[0]<br>0x1C D[1] | 0x1C D[0]         | Notification register is set to "1" and interruption signal is outputted when protection showed in Table 8.6.1 is detected except for under voltage lock out detection. Enable registers(0x1F D[5:0]) for interruption signal output are assigned for each event. If interruption signal output is not needed, register 0x1C  |  |  |  |  |
| Temperature protection 2                       | rotection 2 0x1D D[1] 0x1F D[1]<br>0x1C D[1] |                        |                   | D[1] should be set to "0".<br>When temperature protection 1, temperature protection 2, over voltage protection<br>for bridge circuit, or maximum output pulse duty of bridge driver is detected in<br>ATPC Mode, the bridge driver is stopped and restarted(restart operation).                                               |  |  |  |  |
| Over voltage protection<br>for bridge circuit  | 0x1D D[2]                                    | 0x1F D[2]<br>0x1C D[1] |                   | Register 0x1B D[4] is set to "1" when restart is performed.                                                                                                                                                                                                                                                                   |  |  |  |  |
| Short circuit protection<br>for bridge circuit | 0x1D D[3]                                    | 0x1F D[3]<br>0x1C D[1] |                   |                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Maximum output pulse duty of bridge driver     | 0x1D D[4]                                    | 0x1F D[4]<br>0x1C D[1] |                   |                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Over current protection<br>for bridge circuit  | 0x1D D[5]                                    | 0x1F D[5]<br>0x1C D[1] |                   |                                                                                                                                                                                                                                                                                                                               |  |  |  |  |

#### Table 8.7.1 Event to interruption signal output



#### 8.8 2-wire Serial Communication Interface

RAA458100 can communicate to external ROM(EEPROM) or external controller(MCU) by 2-wire serial communication. Master device setting is needed when external ROM is used, slave device setting is needed when external controller is used. Master device or slave device can be selected by MS pin setting. Figure 8.8.1(a), (b) shows SDA data format in slave device. Figure 8.8.2 shows timing specification.

| MS pin       | SCL<br>Frequency | Description                                                                                                                                                                                                                                                                                                               |
|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L<br>(IOVSS) | 64<br>[kHz]      | RAA458100 is slave device for 2-wire serial communication. External controller can write / read the register of RAA458100. The slave address can be changed by ADDR pin. ADDR pin =L : 0001010, ADDR pin =H : 1101010                                                                                                     |
| H<br>(IOVDD) | 64<br>[kHz]      | RAA458100 is master device for 2-wire serial communication. RAA458100 can read register setting values from EEPROM in<br>Initial Mode. The communication between RAA458100 and EEPROM is read operation only.<br>The slave address of EEPROM can be selected by ADDR pin.<br>ADDR pin =L : 1010000, ADDR pin =H : 1010001 |



Figure 8.8.1(a) SDA data format (Slave, Write)

Figure 8.8.1(b) SDA data format (Slave, Read)



Figure 8.8.2 SCL and SDA timing specification of 2-wire serial communication (for reference)



#### 8.9 WPT Communication

#### 8.9.1 Outline

RAA458100 and RAA457100(Receiver IC) support a bidirectional communication by amplitude modulation on wireless power transmission carrier signal. In receiver to transmitter communication, RAA457100 changes transmitting antenna voltage by load modulation and then RAA458100 detects the voltage variation and demodulates data. In transmitter to receiver communication, RAA458100 changes rectified voltage of RAA457100 by changing transmission power and then RAA457100 detects the voltage variation and demodulates data.

#### 8.9.2 Packet Format in WPT Communication

The packet of WPT communication is consisted of fixed data length packet including Preamble, Header, Message1, Message2, Checksum showed in Figure 8.9.2. The Header, Message1, Message2 have 1 bit of odd parity bit respectively, and the check sum generated by exclusive OR is added to the last of the packet. When ATPC pin level of RAA458100 and RAA457100 is high, automatic transmission power control function is available (ATPC Mode). In ATPC Mode, the packet which includes a special header code (0x00 to 0x0F) is sent from RAA457100 to RAA458100 periodically, and RAA458100 adjusts transmission power based on the data included in packet.

| Preamble<br>(11bit) St Header<br>(8bit) | r Sp St | Message1<br>(8bit) Pr | Sp St | Message2<br>(8bit) | Pr | Sp | St Checksum<br>(8bit) | Pr | Sp |
|-----------------------------------------|---------|-----------------------|-------|--------------------|----|----|-----------------------|----|----|
|-----------------------------------------|---------|-----------------------|-------|--------------------|----|----|-----------------------|----|----|

St : Start bit(1bit), Pr : Parity bit(1bit), Sp : Stop bit(1bit)

#### Figure 8.9.2 Data packet format

#### Table 8.9.2 Header code

| Header code  | Explanation                                                      |
|--------------|------------------------------------------------------------------|
| 0x00 to 0x0F | Header code for automatic transmission power control (ATPC Mode) |
| 0x10 to 0xFF | Header code for any user purpose                                 |

#### 8.9.3 Data Transfer Function

The transmission power is modulated by changing bridge driver output pulse duty depending on packet data.

#### 8.9.4 Data Receive Function

A data packet described in Figure 8.9.2 sent from receiver is demodulated.

The voltage variation on transmitting antenna is detected and demodulated by a buffer amplifier (input : ASKIN pin, output : ASKOUT pin) and demodulation circuits.

#### 8.9.5 Communication Bit Rate

Table 8.9.5 shows communication bit rate. The transmission data rate is 125[bps], the reception data rate is 250[bps].

#### Table 8.9.5 Setting for communication rate

| Communication direction                     | Bit rate | Remark |  |  |
|---------------------------------------------|----------|--------|--|--|
| Data transmission (Transmitter to receiver) | 125bps   |        |  |  |
| Data reception (Receiver to transmitter)    | 250bps   |        |  |  |



9. Register Map (The values described in this chapter are reference values, not guaranteed values.)

9.1 Address 0x00 to 0x07 (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

|         |          | Register Name        | - |       | Description                                                                                                                               |
|---------|----------|----------------------|---|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| luurooo |          | drive_on             | 0 |       | Bridge driver ON/OFF control in MCU Control Mode. 0 : OFF 1 : ON                                                                          |
|         | D1       | drive_mode_on        | 0 | -     | The register to change operation mode when DUTY6,7,8 pin all are low level. 0 : Initial Mode 1 : Change to Drive Mode                     |
|         | D2       |                      | 0 | R/W   | *1                                                                                                                                        |
|         | D3       |                      | 0 | R/W   | *1                                                                                                                                        |
| 0x00    | D4       |                      | 0 | R/W   | *1                                                                                                                                        |
|         | D5       |                      | 0 | R/W   | *1                                                                                                                                        |
|         | D6       | auto_drive_on        | 0 | R     | Bridge driver ON/OFF notification in ATPC Mode and Stand Alone Mode. 0 : OFF 1 : ON                                                       |
|         | D7       | atpc_eep_end_mode    | 0 | R     | Data loading from ROM(EEPROM) completion notification in ATPC Mode. 0 : Not complete 1 : Completed                                        |
|         | D0       | alpc_eep_end_mode    | 0 | R/W   | Test register.                                                                                                                            |
|         | D0       |                      | 1 | R/W   | Write access is NOT allowed.                                                                                                              |
|         | D1<br>D2 |                      | 1 | R/W   |                                                                                                                                           |
|         | D2<br>D3 |                      | 1 | R/W   |                                                                                                                                           |
| 0x01    |          |                      | - |       |                                                                                                                                           |
|         | D4       |                      | 0 | R/W   |                                                                                                                                           |
|         | D5       |                      | 0 | R/W   |                                                                                                                                           |
|         | D6       |                      | 0 | R/W   |                                                                                                                                           |
|         | D7       |                      | 0 | R/W   |                                                                                                                                           |
|         | D0       |                      | 0 | R/W   | Test register.<br>Write access is NOT allowed.                                                                                            |
|         | D1       |                      | 0 | R/W   |                                                                                                                                           |
|         | D2       |                      | 0 | R/W   |                                                                                                                                           |
| 0x02    | D3       |                      | 0 | R/W   |                                                                                                                                           |
|         | D4       |                      | 0 | R/W   |                                                                                                                                           |
|         | D5       |                      | 0 | R/W   |                                                                                                                                           |
|         | D6       |                      | 0 | R/W   |                                                                                                                                           |
|         | D7       |                      | 0 | R/W   |                                                                                                                                           |
|         | D0       |                      | 0 |       | Test register.                                                                                                                            |
|         | D1       |                      | 0 | R/W   | Write access is NOT allowed.                                                                                                              |
|         | D2       |                      | 0 | R/W   |                                                                                                                                           |
| 0x03    | D3       |                      | 0 | R/W   |                                                                                                                                           |
| 0,00    | D4       |                      | 0 | R/W   |                                                                                                                                           |
|         | D5       |                      | 0 | R/W   |                                                                                                                                           |
|         | D6       |                      | 0 | R/W   |                                                                                                                                           |
|         | D7       |                      | 0 | R/W   |                                                                                                                                           |
|         | D0       | f_drive [0]          | 0 | R/W   | Frequency of bridge driver output pulse.                                                                                                  |
|         | D1       | f_drive [1]          | 0 | R/W   | Frequency F <sub>DRV</sub> = 1000 x (128 / f_drive[10:0]) [kHz].<br>This register value is applied when register 0x05 D[7] is set to "1". |
|         | D2       | f_drive [2]          | 0 | R/W   |                                                                                                                                           |
|         | D3       | f_drive [3]          | 0 | R/W   |                                                                                                                                           |
| 0x04    | D4       | f_drive [4]          | 0 | R/W   |                                                                                                                                           |
|         | D5       | f_drive [5]          | 0 | R/W   |                                                                                                                                           |
|         | D6       | f_drive [6]          | 0 | R/W   |                                                                                                                                           |
|         | D7       | f_drive [7]          | 0 | R/W   |                                                                                                                                           |
|         | D0       | f_drive [8]          | 0 | R/W   |                                                                                                                                           |
|         | D1       | f_drive [9]          | 0 | R/W   |                                                                                                                                           |
|         |          | f_drive [10]         | 1 | R/W   |                                                                                                                                           |
|         | D3       |                      | 0 | R/W   | *1                                                                                                                                        |
| 0x05    | D4       |                      | 0 | R/W   | *1                                                                                                                                        |
|         | D5       |                      | 0 | R/W   | *1                                                                                                                                        |
|         | D6       |                      | 0 | R/W   | *1                                                                                                                                        |
|         | D0       | f_drive_reg_update   | 0 | R/W   | 1 : The value of f_drive[10:0] is applied. (This register automatically returns to 0 after applying.)                                     |
|         |          | duty [0]             | 0 |       | Duty of bridge driver output pulse.                                                                                                       |
|         |          | duty [0]<br>duty [1] | 0 | R/W   | Duty = $100  x$ (duty[9:0] / f_drive[10:0] ) [%].                                                                                         |
|         |          | duty [1]<br>duty [2] | 0 | R/W   | This register value is applied when register 0x07 D[7] is set to "1".                                                                     |
|         |          |                      | 0 | R/W   |                                                                                                                                           |
| 0x06    |          | duty [3]             | 0 |       |                                                                                                                                           |
|         |          | duty [4]             | - | R/W   |                                                                                                                                           |
|         |          | duty [5]             | 0 | R/W   |                                                                                                                                           |
|         |          | duty [6]             | 0 | R/W   |                                                                                                                                           |
|         |          | duty [7]             | 0 | R/W   |                                                                                                                                           |
|         |          | duty [8]             | 0 | R/W   |                                                                                                                                           |
|         | D1       | duty [9]             | 0 | R/W   |                                                                                                                                           |
|         | D2       |                      | 0 | R/W   | *1                                                                                                                                        |
|         | D3       |                      | 0 | R/W   | *1                                                                                                                                        |
| 0x07    |          |                      | 0 | R/W   | *1                                                                                                                                        |
| 0x07    | D4       |                      | 0 | 10/00 |                                                                                                                                           |
| 0x07    | D4<br>D5 |                      | 0 | R/W   | *1                                                                                                                                        |
| 0x07    |          |                      | - |       |                                                                                                                                           |



9.2 Address 0x08 to 0x0F (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

|          | ss_interval [0]                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Duty code transition time of bridge driver output pulse [code/F <sub>DRV</sub> ].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1       |                                                                                                                                                                                                                                                                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          | ss_interval [1]                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0:1 1:1/2 2:1/3 3:1/4 4:1/5 5:1/6 6:1/7 7:1/8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| D2       | ss_interval [2]                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Setting example "2": Driver output pulse duty is changed by 1 code at every 3 pulse periods when duty setting is changed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D3       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D4       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D5       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D6       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D7       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D0       | dt_gd1_1 [0]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Dead time of bridge driver output pulse (DT1_1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D1       | dt_gd1_1 [1]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DT1_1 = 100 x ( dt_gd1_1[4:0] / f_drive[10:0] ) [%].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| D2       | dt_gd1_1 [2]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D3       | dt_gd1_1 [3]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D4       | dt_gd1_1 [4]                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D5       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D6       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D7       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D0       | dt_gd1_2 [0]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Dead time of bridge driver output pulse (DT1_2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D1       | dt_gd1_2 [1]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DT1_2 = 100 x ( dt_gd1_2[4:0] / f_drive[10:0] ) [%].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| D2       | dt_gd1_2 [2]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          | dt_gd1_2 [4]                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D5       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D6       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ★1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D7       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D0       | dt_gd2_1 [0]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Dead time of bridge driver output pulse (DT2_1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D1       | dt_gd2_1 [1]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DT2_1 = 100 x ( dt_gd2_1[4:0] / f_drive[10:0] ) [%].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D4       |                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D5       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ×1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D6       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D7       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D0       | dt gd2 2 [0]                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Dead time of bridge driver output pulse (DT2_2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DT2_2 = 100 x ( dt_gd2_2[4:0] / f_drive[10:0] ) [%].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D5       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D6       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D7       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D0       | modulation_duty [0]                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Modulation duty of bridge driver output pulse ( $\Delta D_{MOD}$ ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| D1       | modulation_duty [1]                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $\Delta D_{MOD} = 100 \text{ x} (\text{modulation}_duty[6:0] / f_drive[10:0]) [\%].$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          | modulation_duty [2]                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D3       | modulation_duty [3]                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D4       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D5       | modulation_duty [5]                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D6       | modulation_duty [6]                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D7       | modulation_code                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 : Add ΔD <sub>MOD</sub> to current duty 1 : Subtract ΔD <sub>MOD</sub> from current duty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| D0       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D1       | modulation_frequency [0]                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | WPT communication data rate setting (Transmitter to Receiver communication).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D2       | modulation_frequency [1]                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0:125bps 1:250bps 2:500bps 3:1000bps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| D3       | _ ,, . 1                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D4       | modulation_start                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | In MCU Control Mode, WPT communication start. 1 : Start WPT modulation<br>(This register automatically returns to 0 after processing.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D5       | modulation_start_sync                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | In ATPC Mode with external controller, WPT communication start. 1 : Start WPT modulation<br>(This register automatically returns to 0 after processing.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| D6       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D7       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | *1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D0       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Test register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| D1       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Write access is NOT allowed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D2       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D3       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D4       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D5       |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D5<br>D6 |                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          | D3<br>D4<br>D5<br>D6<br>D7<br>D1<br>D3<br>D3<br>D4<br>D3<br>D4<br>D5<br>D6<br>D7<br>D3<br>D4<br>D5<br>D6<br>D7<br>D3<br>D4<br>D5<br>D6<br>D7<br>D7<br>D3<br>D4<br>D7<br>D3<br>D4<br>D5<br>D6<br>D7<br>D7<br>D3<br>D4<br>D7<br>D3<br>D4<br>D5<br>D6<br>D7<br>D7<br>D3<br>D4<br>D7<br>D3<br>D4<br>D5<br>D6<br>D7<br>D7<br>D3<br>D4<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7<br>D7 | D3         Image: Discrete descent des | D3         D4         0           D4         0         0           D5         0         0           D6         0         0           D7         0         0           D0         dt_gd1_1[0]         0           D1         dt_gd1_1[2]         0           D3         dt_gd1_1[3]         0           D4         dt_gd1_1[4]         1           D5         0         0           D4         dt_gd1_2[0]         0           D6         0         0           D7         0         0           D0         dt_gd1_2[1]         0           D2         dt_gd1_2[2]         0           D3         dt_gd1_2[3]         0           D4         dt_gd2_1[3]         0           D5         0         0           D6         0         0           D7         0         0           D8         dt_gd2_1[3]         0           D1         dt_gd2_2[1]         0           D2         dt_gd2_2[3]         0           D4         dt_gd2_2[3]         0           D1         dt_gd2_2[3] | D3         D4         Q         RW           D4         Q         Q         RW           D5         Q         Q         RW           D6         Q         Q         RW           D7         Q         Q         RW           D0         dt_gd1_1[0]         Q         RW           D1         dt_gd1_1[2]         Q         RW           D2         dt_gd1_1[3]         Q         RW           D4         dt_gd1_1[4]         1         RW           D5         Q         RW         Q         RW           D6         Q         RW         Q         RW           D5         Q         RW         Q         RW           D1         dt_gd1_2[1]         Q         RW           D2         dt_gd1_2[3]         Q         RW           D4         dt_gd1_2[3]         Q         RW           D5         Q         RW         RW           D4         dt_gd2_1[1]         Q         RW           D4         dt_gd2_1[2]         Q         RW           D4         dt_gd2_1[3]         Q         RW           D4 <t< td=""></t<> |



9.3 Address 0x10 to 0x17 (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

|                                                                                               |          |                        | ,    |            | same value as initial value (init) should be written here at write access to this address.)                                                                                                                                       |
|-----------------------------------------------------------------------------------------------|----------|------------------------|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address                                                                                       |          | Register Name          | Init | R/W        | Description                                                                                                                                                                                                                       |
|                                                                                               | D0       | led1_force_sel [0]     | 0    | R/W        | LED1 flashing pattern selection.<br>Refer to Table 8.5.1 for setting.                                                                                                                                                             |
|                                                                                               | D1       | led1_force_sel [1]     | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D2       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
| 0x10                                                                                          | D3       | led_force_mode         | 0    | R/W        | LED1,2 control setting. Refer to Table 8.5.1 for setting.                                                                                                                                                                         |
| -                                                                                             | D4       | led2_force_sel [0]     | 0    | R/W        | LED2 flashing pattern selection.                                                                                                                                                                                                  |
|                                                                                               | D5       | led2_force_sel [1]     | 0    | R/W        | Refer to Table 8.5.1 for setting.                                                                                                                                                                                                 |
|                                                                                               | D6       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
|                                                                                               | D7       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
|                                                                                               | D0       | cntrl_err_th [0]       | 1    | R/W        | Threshold to detect control error convergence.                                                                                                                                                                                    |
|                                                                                               | D1       | cntrl_err_th [1]       | 1    | R/W        | Control error convergence is detected if absolute value of control error sent from receiver is smaller than this threshold.<br>Control error convergence is one of conditions for starting WPT communication packet in ATPC Mode. |
|                                                                                               | D2       | cntrl_err_th [2]       | 1    | R/W        |                                                                                                                                                                                                                                   |
| 0x11                                                                                          | D3       | cntrl_err_th [3]       | 1    | R/W        |                                                                                                                                                                                                                                   |
| 0,111                                                                                         | D4       | cntrl_err_th [4]       | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D5       | tim_chg_off            | 0    | R/W        | Transmitter timer enable or disable selection. 0 : Enable 1 : Disable                                                                                                                                                             |
|                                                                                               | D6       | tim_chg_cccv [0]       | 1    | R/W        | Transmitter timer timeout period.                                                                                                                                                                                                 |
|                                                                                               | D7       | tim_chg_cccv [1]       | 1    | R/W        | 0 : 198[min] 1 : 264[min] 2 : 330[min] 3 : 396[min]                                                                                                                                                                               |
|                                                                                               | D0       | led_trans_sel [0]      | 0    | R/W        | LED flashing pattern setting under WPT communication (battery charging available) in ATPC Mode.                                                                                                                                   |
|                                                                                               | D1       | led_trans_sel [1]      | 0    | R/W        | Refer to Table 8.5.1 for setting.                                                                                                                                                                                                 |
|                                                                                               | D2       | led_charge_sel         | 0    | R/W        | LED flashing pattern setting under battery charging in ATPC Mode. Refer to Table 8.5.1 for setting.                                                                                                                               |
| a ·-                                                                                          | D3       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
| 0x12                                                                                          | D4       | led_end_sel            | 0    | R/W        | LED flashing pattern setting for battery charge complete in ATPC Mode. Refer to Table 8.5.1 for setting.                                                                                                                          |
|                                                                                               | D5       | tim_chg_end_flag       | 0    | R          | Timeout notification of transmitter timer. 0: Not detected 1: Detected                                                                                                                                                            |
|                                                                                               | D6       | led_err_sel            | 0    | R/W        | LED flashing pattern setting for restart in ATPC Mode. Refer to Table 8.5.1 for setting.                                                                                                                                          |
|                                                                                               | D7       | led_errend_sel         | 0    | R/W        | LED flashing pattern setting for transmitting power stopped in ATPC Mode. Refer to Table 8.5.1 for setting.                                                                                                                       |
|                                                                                               | D0       | duty_max [0]           | 1    | R/W        | Maximum duty threshold for bridge driver output pulse (D <sub>MAX</sub> ).                                                                                                                                                        |
|                                                                                               | D0       | duty_max [1]           | 1    | R/W        | $D_{MAX} = 100 \text{ x (duty_max[9:0] / f_drive[10:0] ) [%]}.$                                                                                                                                                                   |
|                                                                                               | D1<br>D2 | duty_max [2]           | 0    | R/W        | This register value is applied when register 0x14 D[7] is set to "1".                                                                                                                                                             |
|                                                                                               | D2<br>D3 |                        | 0    | R/W        |                                                                                                                                                                                                                                   |
| 0x13                                                                                          | D3<br>D4 | duty_max [3]           | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               |          | duty_max [4]           | -    |            |                                                                                                                                                                                                                                   |
|                                                                                               | D5       | duty_max [5]           | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D6       | duty_max [6]           | 1    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D7       | duty_max [7]           | 1    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D0       | duty_max [8]           | 1    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D1       | duty_max [9]           | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D2       |                        | 0    | R/W        |                                                                                                                                                                                                                                   |
| 0x14                                                                                          | D3       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
|                                                                                               | D4       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
|                                                                                               | D5       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
|                                                                                               | D6       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
|                                                                                               | D7       | duty_max_reg_update    | 0    | R/W        | 1 : The value of duty_max[9:0] is applied. (This register automatically returns to 0 after applying.)                                                                                                                             |
|                                                                                               | D0       | ibridge_max [0]        | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D1       | ibridge_max [1]        | 0    | R/W        | 0.7324[mV/code] (Converted to COMP pin voltage).<br>( 0.7324 / CS_AMP_GAIN ) / R <sub>CS</sub> [mA/code] (Converted to the input current of bridge circuit).                                                                      |
|                                                                                               |          | ibridge_max [2]        | 0    | R/W        | This register value is applied when register 0x16 D[7] is set to "1".                                                                                                                                                             |
| 0x15                                                                                          | D3       | ibridge_max [3]        | 0    | R/W        |                                                                                                                                                                                                                                   |
| 0.10                                                                                          | D4       | ibridge_max [4]        | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D5       | ibridge_max [5]        | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D6       | ibridge_max [6]        | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D7       | ibridge_max [7]        | 0    | R/W        |                                                                                                                                                                                                                                   |
| -                                                                                             | D0       | ibridge_max [8]        | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D1       | ibridge_max [9]        | 0    | R/W        |                                                                                                                                                                                                                                   |
|                                                                                               | D2       | ibridge_max [10]       | 0    | R/W        |                                                                                                                                                                                                                                   |
| 0.15                                                                                          | D3       | ibridge_max [11]       | 1    | R/W        |                                                                                                                                                                                                                                   |
| 0x16                                                                                          | D4       | ocp_short_off          | 0    | R/W        | Short circuit protection for bridge circuit enable or disable selection. 0 : Enable 1 : Disable                                                                                                                                   |
|                                                                                               | D5       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
|                                                                                               | D6       |                        | 0    | R/W        | *1                                                                                                                                                                                                                                |
|                                                                                               | D7       | ibridge_max_reg_update | 0    | R/W        | 1 : The value of ibridge_max[11:0] is applied. (This register automatically returns to 0 after applying.)                                                                                                                         |
|                                                                                               | D0       | th1h [0]               | 0    | R/W        | Temperature protection 1 threshold. (NTC thermistor must be used.)                                                                                                                                                                |
|                                                                                               |          | th1h [1]               | 1    | R/W        | This threshold is compared with AD converted data of THM1 pin voltage.                                                                                                                                                            |
|                                                                                               | D1<br>D2 | th1h [2]               | 0    | R/W        | 0.7324[mV/code] (Converted to THM1 pin voltage).                                                                                                                                                                                  |
|                                                                                               | D2<br>D3 |                        | 1    | R/W        | This register value is applied when register 0x18 D[7] is set to "1".<br>Release threshold of this protection is set to th1h[11:0] + { 0, th1h_hys[7:0], 000 }.                                                                   |
| 0x17                                                                                          |          | th1h [3]<br>th1h [4]   | -    |            | $1$ to base an explored of and protocolor to be to attrict to $j \neq 1$ 0, attri <u>iny</u> of to $j$ . 000 <i>f</i> .                                                                                                           |
| D4         th1h [4]         0         R/W           D5         th1h [5]         1         R/W |          |                        | -    |            |                                                                                                                                                                                                                                   |
|                                                                                               | D5       | [th1h [5]              | 1    | K/W        |                                                                                                                                                                                                                                   |
|                                                                                               |          |                        |      | -          |                                                                                                                                                                                                                                   |
|                                                                                               | D6       | th1h [6]<br>th1h [7]   | 0    | R/W<br>R/W |                                                                                                                                                                                                                                   |



9.4 Address 0x18 to 0x1F (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

| Address |          | Register Name      | Init | R/W        | Description                                                                                                                |
|---------|----------|--------------------|------|------------|----------------------------------------------------------------------------------------------------------------------------|
|         | D0       | th1h [8]           | 0    | R/W        | Refer to description of th1h [7:0].                                                                                        |
|         | D1       | th1h [9]           | 1    | R/W        |                                                                                                                            |
|         | D2       | th1h [10]          | 0    | R/W        |                                                                                                                            |
| 0x18    | D3       | th1h [11]          | 0    | R/W        |                                                                                                                            |
| 0,110   | D4       | th_recover         | 0    | R/W        | Restart condition in temperature protection in ATPC Mode. 1 : Do not restart until releasing temperature protection.       |
|         | D5       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D6       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D7       | th1h_reg_update    | 0    | R/W        | 1 : The value of th1h[11:0] is applied. (This register automatically returns to 0 after applying.)                         |
|         | D0       | th2h [0]           | 0    | R/W        | Temperature protection 2 threshold. (NTC thermistor must be used.)                                                         |
|         | D1       | th2h [1]           | 1    | R/W        | This threshold is compared with AD converted data of THM2 pin voltage.<br>0.7324[mV/code] (Converted to THM2 pin voltage). |
|         | D2       | th2h [2]           | 0    | R/W        | This register value is applied when register 0x1A D[7] is set to "1".                                                      |
| 0x19    | D3       | th2h [3]           | 1    | R/W        | Release threshold of this protection is set to th2h[11:0] + { 0, th2h_hys[7:0], 000 }.                                     |
| 0,110   | D4       | th2h [4]           | 0    | R/W        |                                                                                                                            |
|         | D5       | th2h [5]           | 1    | R/W        |                                                                                                                            |
|         | D6       | th2h [6]           | 0    | R/W        |                                                                                                                            |
|         | D7       | th2h [7]           | 1    | R/W        |                                                                                                                            |
|         | D0       | th2h [8]           | 0    | R/W        |                                                                                                                            |
|         | D1       | th2h [9]           | 1    | R/W        |                                                                                                                            |
|         | D2       | th2h [10]          | 0    | R/W        |                                                                                                                            |
| 0.44    | D3       | th2h [11]          | 0    | R/W        |                                                                                                                            |
| 0x1A    | D4       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D5       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D6       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D7       | th2h_reg_update    | 0    | R/W        | 1 : The value of th2h[11:0] is applied. (This register automatically returns to 0 after applying.)                         |
|         | D0       | int_rcv_rst        | 0    | R/W        | 1 : Notification registers 0x1B D[4:1] are cleared, and then this register automatically returns to 0.                     |
| -       | D1       | intrcv             | 0    | R          | Notification of WPT communication packet reception in MCU Control Mode. 0 : Not received 1 : Received                      |
|         | D2       | int_rcv_write      | 0    | R          | Notification of receiver device's register write completion in ATPC Mode. 1 : Write is completed                           |
|         | D3       | int_rcv_read       | 0    | R          | Notification of receiver device's register read completion in ATPC Mode. 1 : Read is completed                             |
| 0x1B    | D4       | int_atpcerr        | 0    | R          | Notification of restart in ATPC Mode. 1 : Restart is performed                                                             |
|         | D5       | wpt_rcv            | 0    | R          | Notification of under reception condition of WPT communication packet. 1 : Packet is receiving                             |
|         | D6       | wpt_send           | 0    | R          | Notification of under transmission condition of WPT communication packet. 1 : Packet is transmitting                       |
|         | D7       | int_rcv_en         | 1    | R/W        | INT_TX pin output selection when events notified by 0x1B D[4:1] are occurred. 0 : Not output 1 : Output                    |
|         | D0       | int_state_rst      | 0    | R/W        | 1 : Notification registers 0x1D D[5:0] are cleared, and then this register automatically returns to 0.                     |
|         | D1       | int_state_en       | 1    | R/W        | INT_TX pin output selection when events notified by 0x1D D[5:0] are occurred. 0 : Not output 1 : Output                    |
|         | D2       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D3       |                    | 0    | R/W        | *1                                                                                                                         |
| 0x1C    | D4       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D5       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D6       | int pin inv        | 0    | R/W        | INT TX pin output polarity inversion. 0 : Normal(Low level at interruption) 1 : Inversion(High level at interruption)      |
|         | D7       | int_pin_fix        | 0    | R/W        | INT_TX pin output enable. 0 : Enable(output based on event) 1 : Disable(Not output based on event)                         |
|         | D0       | int_th1            | 0    | R          | Notification of temperature protection 1. 0 : Not detected 1 : Detected                                                    |
|         |          | int_th2            | 0    | R          | Notification of temperature protection 2. 0 : Not detected 1 : Detected                                                    |
|         |          | int ovp            | 0    | R          | Notification of over voltage protection for bridge circuit. 0 : Not detected 1 : Detected                                  |
|         | D3       | int_ocp_short      | 0    | R          | Notification of short circuit protection for bridge circuit. 0 : Not detected 1 : Detected                                 |
| 0x1D    | D4       | int_duty_max       | 0    | R          | Notification of maximum output pulse duty of bridge driver. 0 : Not detected 1 : Detected                                  |
|         | D5       | int_ibridge_max    | 0    | R          | notification of over current protection for bridge circuit. 0 : Not detected 1 : :Detected                                 |
|         | D6       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D7       |                    | 0    | R/W        | *1                                                                                                                         |
|         | D0       |                    | 0    | R          | Test register.                                                                                                             |
|         | D1       |                    | 0    | R          | Write access is NOT allowed.                                                                                               |
|         | D1<br>D2 |                    | 0    | R          |                                                                                                                            |
|         | D2<br>D3 |                    | 0    | R          |                                                                                                                            |
| 0x1E    | D3       |                    | 0    | R          |                                                                                                                            |
|         | D4<br>D5 |                    | 0    | R          |                                                                                                                            |
|         | D5       |                    | 0    | R/W        |                                                                                                                            |
|         | D0       |                    | 0    | R/W        |                                                                                                                            |
|         | D0<br>D0 | int_th1_en         | 1    | R/W        | INT_TX pin output selection when temperature protection 1 is detected. 0 : Not output 1 : Output                           |
|         | D0       |                    | 1    | R/W        |                                                                                                                            |
|         |          | int_th2_en         | -    |            | INT_TX pin output selection when temperature protection 2 is detected. 0 : Not output 1 : Output                           |
|         | D2       | Int_ovp_en         | 1    | R/W        | INT_TX pin output selection when over voltage protection is detected. 0 : Not output 1 : Output                            |
| 0x1F    | D3       | int_ocp_short_en   | 1    | R/W        | INT_TX pin output selection when short circuit protection is detected. 0 : Not output 1 : Output                           |
|         | D4       | int_duty_max_en    | 1    | R/W        | INT_TX pin output selection when maximum output pulse duty is detected. 0 : Not output 1 : Output                          |
|         | D5       | int_ibridge_max_en | 1    | R/W        | INT_TX pin output selection when over current protection is detected. 0 : Not output 1 : Output                            |
|         | D.C.     |                    |      | D ^ * *    | *4                                                                                                                         |
|         | D6<br>D7 |                    | 0    | R/W<br>R/W | *1                                                                                                                         |



### 9.5 Address 0x20 to 0x27 (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

| 0x20     | D0       | Register Name<br>adc_upload | 0 | R/W        | 1 : AD converted data is uploaded to the registers of 0x21 to 0x28.                                                                                                                                                                                                            |
|----------|----------|-----------------------------|---|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x20     | D1       |                             |   |            |                                                                                                                                                                                                                                                                                |
| 0x20     |          | atpc_auto_upload_off        | 1 | R/W        | Uploaded timing for the storage registers of AD converted data (0x21 to 0x28) in ATPC Mode.<br>0: When 0x20 D[0]=1 is written, the registers are uploaded after receiving WPT communication packet.<br>1: When 0x20 D[0]=1 is written, the registers are uploaded immediately. |
| 0x20     | D2       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
| ΄ Γ      | D3       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
| . L      | D4       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
|          | D5       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
|          | D6       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
|          | D7       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
|          | D0       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
|          | D1       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
|          | D2<br>D3 |                             | 0 | R/W<br>R/W | *1                                                                                                                                                                                                                                                                             |
| 0x21     | D3<br>D4 | vbridge [0]                 | 0 | R          | AD converted data of input voltage of bridge circuit.                                                                                                                                                                                                                          |
| . –      | D5       | vbridge [1]                 | 0 | R          | 1.5820[mV/code] (Converted to VSNS pin voltage)                                                                                                                                                                                                                                |
|          | D6       | vbridge [2]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D7       | vbridge [3]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D0       | vbridge [4]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
| , F      | D1       | vbridge [5]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D2       | vbridge [6]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
| 0x22     | D3       | vbridge [7]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D4       | vbridge [8]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D5       | vbridge [9]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D6       | vbridge [10]                | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D7       | vbridge [11]                | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D0       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
| . –      | D1<br>D2 |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
|          | D2<br>D3 |                             | 0 | R/W<br>R/W | *1                                                                                                                                                                                                                                                                             |
| 0x23     |          | ibridge [0]                 | 0 | R          | AD converted data of average input current of bridge circuit.                                                                                                                                                                                                                  |
|          |          | ibridge [1]                 | 0 | R          | 0.7324[mV/code] (Converted to COMP pin voltage)                                                                                                                                                                                                                                |
| _        |          | ibridge [2]                 | 0 | R          | (0.7324 / CS_AMP_GAIN ) / R <sub>CS</sub> [mA/code] (Converted to average input current)                                                                                                                                                                                       |
| . –      | D7       | ibridge [3]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D0       | ibridge [4]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D1       | ibridge [5]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D2       | ibridge [6]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
| 0x24     |          | ibridge [7]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          |          | ibridge [8]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D5       | ibridge [9]                 | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D6       | ibridge [10]                | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D7       | ibridge [11]                | 0 | R<br>R/W   | *1                                                                                                                                                                                                                                                                             |
|          | D0       |                             |   | R/W        |                                                                                                                                                                                                                                                                                |
| _ F      | D1<br>D2 |                             | 0 | R/W        | <u>치</u>                                                                                                                                                                                                                                                                       |
| _ F      | D2<br>D3 |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
| 0x25     |          | th1 [0]                     | 0 | R          | AD converted data of thermistor temperature 1.                                                                                                                                                                                                                                 |
| _ F      |          | th1 [1]                     | 0 | R          | 0.7324[mV/code] (Converted to THM1 pin voltage)                                                                                                                                                                                                                                |
|          |          | th1 [2]                     | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D7       | th1 [3]                     | 0 | R          |                                                                                                                                                                                                                                                                                |
|          |          | th1 [4]                     | 0 | R          |                                                                                                                                                                                                                                                                                |
|          |          | th1 [5]                     | 0 | R          |                                                                                                                                                                                                                                                                                |
| ĻĻ       |          | th1 [6]                     | 0 | R          |                                                                                                                                                                                                                                                                                |
| 0x26     |          | th1 [7]                     | 0 | R          |                                                                                                                                                                                                                                                                                |
| _ F      |          | th1 [8]                     | 0 | R          |                                                                                                                                                                                                                                                                                |
| _ F      |          | th1 [9]<br>th1 [10]         | 0 | R<br>R     |                                                                                                                                                                                                                                                                                |
| _ F      |          | th1 [11]                    | 0 | R          |                                                                                                                                                                                                                                                                                |
| -        | D7<br>D0 | [!]                         | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
| _ F      | D0       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
| , F      | D2       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
| <b>├</b> | D3       |                             | 0 | R/W        | *1                                                                                                                                                                                                                                                                             |
| 0x27 -   |          | th2 [0]                     | 0 | R          | AD converted data of thermistor temperature 2.                                                                                                                                                                                                                                 |
|          | D5       | th2 [1]                     | 0 | R          | 0.7324[mV/code] (Converted to THM2 pin voltage)                                                                                                                                                                                                                                |
| . F      |          | th2 [2]                     | 0 | R          |                                                                                                                                                                                                                                                                                |
|          | D7       | th2 [3]                     | 0 | R          |                                                                                                                                                                                                                                                                                |



9.6 Address 0x28 to 0x2F (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

| Address | Bit No. | Register Name              | Init | R/W        | Description                                                                                                                                            |
|---------|---------|----------------------------|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |         | th2 [4]                    | 0    | R          | Refer to description of th2 [3:0].                                                                                                                     |
|         |         | th2 [5]                    | 0    | R          |                                                                                                                                                        |
|         |         | th2 [6]                    | 0    | R          |                                                                                                                                                        |
|         |         | th2 [7]                    | 0    | R          |                                                                                                                                                        |
| 0x28    |         | th2 [8]                    | 0    | R          |                                                                                                                                                        |
|         |         | th2 [9]                    | 0    | R          |                                                                                                                                                        |
|         |         | th2 [10]                   | 0    | R          |                                                                                                                                                        |
|         |         | th2 [11]                   | 0    | R          |                                                                                                                                                        |
|         |         | th1h_hys[0]                | 0    | R/W        | Hysteresis of temperature protection 1 threshold.                                                                                                      |
|         |         | th1h_hys[1]                | 1    | R/W        | After detecting temperature protection, { 0, th1h_hys[7:0], 000 } is added to th1h[11:0].                                                              |
|         |         | th1h_hys[2]                | 0    | R/W        | That means protection release threshold is set to th1h[11:0] + { 0, th1h_hys[7:0], 000 }.                                                              |
|         |         | th1h_hys[3]                | 1    | R/W        |                                                                                                                                                        |
| 0x29    |         | th1h_hys[4]                | 0    | R/W        |                                                                                                                                                        |
|         |         | th1h_hys[5]                | 0    | R/W        |                                                                                                                                                        |
|         |         | th1h_hys[6]                | 0    | R/W        |                                                                                                                                                        |
|         |         |                            | 0    | R/W        |                                                                                                                                                        |
|         |         | th1h_hys[7]<br>th2h_hys[0] | 0    | R/W        | Hysteresis of temperature protection 2 threshold.                                                                                                      |
|         |         |                            |      | R/W        | After detecting temperature protection, { 0, th2h_hys[7:0], 000 } is added to th2h[11:0].                                                              |
|         |         | th2h_hys[1]                | 1    | R/W        | That means protection release threshold is set to th2h[11:0] + { 0, th2h_hys[7:0], 000 }.                                                              |
|         |         | th2h_hys[2]                | -    | <u> </u>   |                                                                                                                                                        |
| 0x2A    |         | th2h_hys[3]                | 1    | R/W<br>R/W |                                                                                                                                                        |
|         |         | th2h_hys[4]                | 0    | <u> </u>   |                                                                                                                                                        |
|         |         | th2h_hys[5]                | 0    | R/W        |                                                                                                                                                        |
|         |         | th2h_hys[6]                | 0    | R/W        |                                                                                                                                                        |
|         | D7      | th2h_hys[7]                | 0    | R/W        |                                                                                                                                                        |
|         | D0      |                            | 0    | R/W        | Test register.<br>Write access is NOT allowed.                                                                                                         |
|         | D1      |                            | 0    | R/W        |                                                                                                                                                        |
|         | D2      |                            | 0    | R/W        |                                                                                                                                                        |
| 0x2B    | D3      |                            | 0    | R/W        |                                                                                                                                                        |
| -       | D4      |                            | 0    | R          |                                                                                                                                                        |
|         | D5      |                            | 0    | R          |                                                                                                                                                        |
|         | D6      |                            | 0    | R          |                                                                                                                                                        |
|         | D7      |                            | 0    | R          |                                                                                                                                                        |
|         | D0      |                            | 0    | R          | Test register.                                                                                                                                         |
|         | D1      |                            | 0    | R          |                                                                                                                                                        |
|         | D2      |                            | 0    | R          |                                                                                                                                                        |
| 0x2C    | D3      |                            | 0    | R          |                                                                                                                                                        |
| 0,120   | D4      |                            | 0    | R          |                                                                                                                                                        |
|         | D5      |                            | 0    | R          |                                                                                                                                                        |
|         | D6      |                            | 0    | R          |                                                                                                                                                        |
|         | D7      |                            | 0    | R          |                                                                                                                                                        |
|         | D0      |                            | 0    | R/W        | *1                                                                                                                                                     |
|         | D1      |                            | 0    | R/W        |                                                                                                                                                        |
|         | D2      |                            | 0    | R/W        | *1                                                                                                                                                     |
| 0x2D    | D3      |                            | 0    | R/W        | *1                                                                                                                                                     |
|         | D4      | Ibridge_offset [0]         | 0    | R          | AD converted result of input offset current of bridge circuit (offset voltage of CS amplifier).                                                        |
|         | D5      | Ibridge_offset [1]         | 0    | R          | 0.7324[mV/code] (Converted to COMP pin voltage)<br>( 0.7324 / CS_AMP_GAIN ) / R <sub>cs</sub> [mA/code] (Converted to input current of bridge circuit) |
|         | D6      | Ibridge_offset [2]         | 0    | R          |                                                                                                                                                        |
|         | D7      | Ibridge_offset [3]         | 0    | R          | When CAL pin is high level, offset current is acquired at Initial Mode.                                                                                |
|         | D0      | Ibridge_offset [4]         | 0    | R          | The data subtracted this offset current from original AD converted data is stored to 0x24 D[7:0], 0x23 D[7:4].                                         |
|         | D1      | Ibridge_offset [5]         | 0    | R          |                                                                                                                                                        |
|         | D2      | Ibridge_offset [6]         | 0    | R          |                                                                                                                                                        |
| 0x2E    | D3      | Ibridge_offset [7]         | 0    | R          |                                                                                                                                                        |
| UXZE    | D4      | Ibridge_offset [8]         | 0    | R          |                                                                                                                                                        |
|         | D5      | Ibridge_offset [9]         | 0    | R          |                                                                                                                                                        |
|         | D6      | Ibridge_offset [10]        | 0    | R          |                                                                                                                                                        |
|         | D7      | Ibridge_offset [11]        | 0    | R          |                                                                                                                                                        |
|         | D0      |                            | 0    | R/W        | Test register.                                                                                                                                         |
|         | D1      |                            | 0    | R/W        | Write access is NOT allowed.                                                                                                                           |
|         | D2      |                            | 0    | R/W        |                                                                                                                                                        |
|         | D3      |                            | 0    | R/W        |                                                                                                                                                        |
| 0x2F    | D4      |                            | 0    | R/W        |                                                                                                                                                        |
|         | D5      |                            | 0    | R/W        |                                                                                                                                                        |
|         | D6      |                            | 0    | R/W        |                                                                                                                                                        |
|         | D0      |                            | 0    | R/W        |                                                                                                                                                        |
|         | וט      |                            |      | 1          |                                                                                                                                                        |



9.7 Address 0x30 to 0x37 (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

|         |          |                        | -    |     | ame value as initial value (init) should be written here at write access to this address.)                                                                                                             |
|---------|----------|------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address |          | Register Name          | Init |     | Description                                                                                                                                                                                            |
|         | D0       | wpt_r_diff_wait [0]    | 1    | R/W | Timing to acquire ASKOUT pin voltage variation for WPT communication packet demodulation.<br>Recommended value 125bps : - 250bps : 3 500bps : - 1000bps : -                                            |
|         | D1       | wpt_r_diff_wait [1]    | 1    | R/W |                                                                                                                                                                                                        |
|         | D2       | wpt_r_diff_wait [2]    | 0    | R/W |                                                                                                                                                                                                        |
| 0x30    | D3       | wpt_r_diff_wait [3]    | 0    | R/W |                                                                                                                                                                                                        |
|         | D4       | wpt_r_diff_old [0]     | 1    | R/W | Assigning data point to calculate ASKOUT pin voltage variation for WPT communication packet demodulation.<br>0 : Previous data 1 : Data 2 times before 2 : Data 3 times before 3 : Data 4 times before |
|         | D5       | wpt_r_diff_old [1]     | 1    | R/W |                                                                                                                                                                                                        |
|         |          | ask_filter [0]         | 0    | R/W | ASK IN filter setting. 0 : 10KHz 1 : 5KHz                                                                                                                                                              |
|         | D7       | ask_filter [1]         | 0    | R/W | ASK IN sink current setting. 0 : 1uA 1 : Hi-z                                                                                                                                                          |
|         | D0       | wpt_r_diff_th [0]      | 1    | R/W | Threshold to detect ASKOUT pin voltage variation for WPT communication packet demodulation.                                                                                                            |
|         | D1       | wpt_r_diff_th [1]      | 0    | R/W | 1.465[mV/code] (Converted to ASKIN pin voltage, 11bit resolution)<br>{ 000, wpt_r_diff_th[7:0], 0 } Compare with 12bit data of ASKOUT pin voltage variation.                                           |
|         | D2       | wpt_r_diff_th [2]      | 0    | R/W | Recommended value 125bps : - 250bps : 17 500bps : - 1000bps : -                                                                                                                                        |
| 0x31    | D3       | wpt_r_diff_th [3]      | 0    | R/W |                                                                                                                                                                                                        |
| 0.001   | D4       | wpt_r_diff_th [4]      | 1    | R/W |                                                                                                                                                                                                        |
|         | D5       | wpt_r_diff_th [5]      | 0    | R/W |                                                                                                                                                                                                        |
|         | D6       | wpt_r_diff_th [6]      | 0    | R/W |                                                                                                                                                                                                        |
|         | D7       | wpt_r_diff_th [7]      | 0    | R/W |                                                                                                                                                                                                        |
|         | D0       | wpt_r_cnt_over_err [0] | 0    | R/W | Bit count threshold to detect abnormal data for WPT communication packet demodulation.                                                                                                                 |
|         | D1       | wpt_r_cnt_over_err [1] | 0    | R/W | 0 : 4[bit] 1 : 1[bit] 2 : 2[bit] 3 : 8[bit] 4 : 16[bit] 5 : 32[bit] 6 : 48[bit] 7 : 63[bit]                                                                                                            |
|         | D2       | wpt_r_cnt_over_err [2] | 0    | R/W |                                                                                                                                                                                                        |
| 0.05    | D3       | i2c_master_err         | 0    | R   | Notification of access error to EEPROM                                                                                                                                                                 |
| 0x32    | D4       | pwer_err_set [0]       | 0    | R/W | Error count threshold to detect differential power error between transmitting power and receiving power.                                                                                               |
|         | D5       | pwer_err_set [1]       | 0    | R/W | 0 : OFF 1 to 15 : Register setting count                                                                                                                                                               |
|         |          | pwer_err_set [2]       | 0    | R/W |                                                                                                                                                                                                        |
|         | <br>D7   | pwer_err_set [3]       | 0    | R/W |                                                                                                                                                                                                        |
|         | D0       | wpt_r_cnt_th [0]       | 1    | R/W | Counter timing to detect data 1 / 0 for WPT communication packet demodulation.                                                                                                                         |
|         | D1       | wpt_r_cnt_th [1]       | 1    | R/W | Recommended value 125bps : - 250bps : 11 500bps : - 1000bps : -                                                                                                                                        |
|         | D2       | wpt_r_cnt_th [2]       | 0    | R/W |                                                                                                                                                                                                        |
|         | D2       | wpt_r_cnt_th [3]       | 1    | R/W |                                                                                                                                                                                                        |
| 0x33    | D3       | wpt_r_cnt_th [4]       | 0    | R/W |                                                                                                                                                                                                        |
|         | D4<br>D5 |                        | 0    | R/W |                                                                                                                                                                                                        |
|         |          | wpt_r_cnt_th [5]       | -    |     |                                                                                                                                                                                                        |
|         | D6       | wpt_r_cnt_th [6]       | 0    | R/W |                                                                                                                                                                                                        |
|         | D7       | wpt_r_cnt_th [7]       | 0    | R/W |                                                                                                                                                                                                        |
|         | D0       | wpt_r_cnt_th_1cyc [0]  | 0    | R/W | Counter timing to detect data1,0 / no data for WPT communication packet demodulation.<br>Recommended value 125bps : - 250bps : 20 500bps : - 1000bps : -                                               |
|         | D1       | wpt_r_cnt_th_1cyc [1]  | 0    | R/W |                                                                                                                                                                                                        |
|         | D2       | wpt_r_cnt_th_1cyc [2]  | 1    | R/W |                                                                                                                                                                                                        |
| 0x34    | D3       | wpt_r_cnt_th_1cyc [3]  | 0    | R/W |                                                                                                                                                                                                        |
|         | D4       | wpt_r_cnt_th_1cyc [4]  | 1    | R/W |                                                                                                                                                                                                        |
|         | D5       | wpt_r_cnt_th_1cyc [5]  | 0    | R/W |                                                                                                                                                                                                        |
|         | D6       | wpt_r_cnt_th_1cyc [6]  | 0    | R/W |                                                                                                                                                                                                        |
|         | D7       | wpt_r_cnt_th_1cyc [7]  | 0    | R/W |                                                                                                                                                                                                        |
|         | D0       | sterr_set [0]          | 1    | R/W | In ATPC Mode, restart caused by non-reception of WPT communication packet is performed for the number of times set                                                                                     |
|         | D1       | sterr_set [1]          | 1    | R/W | by this register.<br>0 : Unlimited 1 to 15 : The number of times of restart                                                                                                                            |
|         | D2       | sterr_set [2]          | 1    | R/W |                                                                                                                                                                                                        |
| 0x35    | D3       | sterr_set [3]          | 1    | R/W |                                                                                                                                                                                                        |
| 0799    | D4       | rxerr_set [0]          | 0    | R/W | In ATPC Mode, restart caused by WPT communication error is performed for the number of times set by this register.                                                                                     |
|         | D5       | rxerr_set [1]          | 0    | R/W | 0 : Unlimited 1 to 15 : The number of times of restart                                                                                                                                                 |
|         | D6       | rxerr_set [2]          | 1    | R/W |                                                                                                                                                                                                        |
|         | D7       | rxerr_set [3]          | 0    | R/W |                                                                                                                                                                                                        |
|         | D0       | err_ocp_set [0]        | 0    | R/W | Detection delay time setting of over current protection for bridge circuit.                                                                                                                            |
|         | D1       | err_ocp_set [1]        | 0    | R/W | 0 : Disable detection 1 to 15 : 16[ms] x err_ocp_set[3:0]                                                                                                                                              |
|         |          | err_ocp_set [2]        | 1    | R/W |                                                                                                                                                                                                        |
|         | D3       | err_ocp_set [3]        | 0    | R/W |                                                                                                                                                                                                        |
| 0x36    |          | err_th_set [0]         | 0    | R/W | Detection delay time setting of temperature protection 1 and temperature protection 2.                                                                                                                 |
|         | D5       | err_th_set [1]         | 0    | R/W | 0 : Disable detection 1 to 15 : 16[ms] x err_th_set[3:0]                                                                                                                                               |
|         | D6       | err_th_set [2]         | 1    | R/W |                                                                                                                                                                                                        |
|         | D7       | err_th_set [3]         | 0    | R/W |                                                                                                                                                                                                        |
|         | D0       | err_recover_set [0]    | 0    | R/W | In ATPC Mode, restart caused by protection function (over voltage for bridge circuit, maximum output pulse duty,                                                                                       |
|         | D0       |                        | 0    | R/W | temperature protection 1, temperature protection 2) is performed for the number of times set by this register.                                                                                         |
|         | D1<br>D2 | err_recover_set [1]    | 1    | R/W | 0 : Unlimited 1 to 14 : The number of times of restart 15 : Setting is not allowed                                                                                                                     |
|         |          | err_recover_set [2]    | _    |     |                                                                                                                                                                                                        |
| 0x37    | D3       | err_recover_set [3]    | 0    | R/W |                                                                                                                                                                                                        |
|         | D4       | wpt_err_set [0]        | 0    | R/W | In ATPC Mode, re-access to receiver device's register by WPT communication is performed for the number of times set b<br>this register when access error is detected.                                  |
|         | D5       | wpt_err_set [1]        | 0    | R/W |                                                                                                                                                                                                        |
|         | D6       | wpt_err_set [2]        | 1    | R/W |                                                                                                                                                                                                        |
|         | D0       | 11p1_011_001 [2]       | 0    | R/W |                                                                                                                                                                                                        |



9.8 Address 0x38 to 0x3F (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

| Address | Bit No.    | Register Name                | Init | R/W        | Description                                                                                                                               |
|---------|------------|------------------------------|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------|
|         | D0         | writ_err_cnt [0]             | 0    | R          | Error count value.                                                                                                                        |
| 1       | D1         | writ_err_cnt [1]             | 0    | R          | In ATPC Mode, the value is counted up when receiver device's register access error in WPT communication is detected.                      |
|         | D2         | writ_err_cnt [2]             | 0    | R          |                                                                                                                                           |
| 0x38    | D3         | writ_err_cnt [3]             | 0    | R          |                                                                                                                                           |
| 0,30    | D4         |                              | 0    | R          | Test register.                                                                                                                            |
|         | D5         |                              | 0    | R          |                                                                                                                                           |
|         | D6         |                              | 0    | R          |                                                                                                                                           |
|         | D7         |                              | 0    | R          |                                                                                                                                           |
|         | D0         | stat_err_cnt [0]             | 0    | R          | Error count value.                                                                                                                        |
|         | D1         | stat_err_cnt [1]             | 0    | R          | In ATPC Mode, the value is counted up when receiver device's charging state error is detected.                                            |
|         | D2         | stat_err_cnt [2]             | 0    | R          |                                                                                                                                           |
| 0x39    | D3         | stat_err_cnt [3]             | 0    | R          |                                                                                                                                           |
| 0,35    | D4         | powe_err_cnt [0]             | 0    | R          | Error count value.                                                                                                                        |
|         | D5         | powe_err_cnt [1]             | 0    | R          | In ATPC Mode, the value is counted up when over power of transmission power is detected.                                                  |
|         | D6         | powe_err_cnt [2]             | 0    | R          |                                                                                                                                           |
|         | D7         | powe_err_cnt [3]             | 0    | R          |                                                                                                                                           |
|         | D0         | rxcl_err_cnt [0]             | 0    | R          | Error count value.                                                                                                                        |
|         | D1         | rxcl_err_cnt [1]             | 0    | R          | In ATPC Mode, the value is counted up when receiver device's register access error in WPT communication is detected.                      |
|         | D2         | rxcl_err_cnt [2]             | 0    | R          |                                                                                                                                           |
| 0-24    | D3         | rxcl_err_cnt [3]             | 0    | R          |                                                                                                                                           |
| 0x3A    | D4         | reco_err_cnt [0]             | 0    | R          | Restart count value.                                                                                                                      |
| 1       | D5         | reco_err_cnt [1]             | 0    | R          | In ATPC Mode, the value is counted up when over voltage for bridge circuit, maximum output pulse duty, temperature                        |
|         | D6         | reco_err_cnt [2]             | 0    | R          | protection 1 and temperature protection 2 is detected and then restart is performed.                                                      |
|         | D7         | reco_err_cnt [3]             | 0    | R          |                                                                                                                                           |
|         | D0         | pslope [0]                   | 0    | R/W        | Setting parameter for detection threshold of over power of transmission power in ATPC Mode.                                               |
| 1       | D1         | pslope [1]                   | 0    | R/W        |                                                                                                                                           |
| 1       | D2         | pslope [2]                   | 0    | R/W        |                                                                                                                                           |
|         | D3         | pslope [3]                   | 0    | R/W        |                                                                                                                                           |
| 0x3B    | D4         | pslope [4]                   | 0    | R/W        |                                                                                                                                           |
| 1       | D5         | pslope [5]                   | 0    | R/W        |                                                                                                                                           |
|         | D6         | pslope [6]                   | 0    | R/W        |                                                                                                                                           |
|         | D7         | pslope [7]                   | 0    | R/W        |                                                                                                                                           |
|         | D0         | poffset [0]                  | 0    | R/W        | Setting parameter for detection threshold of over power of transmission power in ATPC Mode.                                               |
|         | D1         | poffset [1]                  | 0    | R/W        |                                                                                                                                           |
|         | D2         | poffset [2]                  | 0    | R/W        |                                                                                                                                           |
| 1       | D3         | poffset [3]                  | 0    | R/W        |                                                                                                                                           |
| 0x3C    | D4         | poffset [4]                  | 0    | R/W        |                                                                                                                                           |
| . 1     | D5         | poffset [5]                  | 0    | R/W        |                                                                                                                                           |
|         | D6         | poffset [6]                  | 0    | R/W        |                                                                                                                                           |
|         | <br>D7     | poffset [7]                  | 0    | R/W        |                                                                                                                                           |
|         | D0         | ponoor[1]                    | 0    | R/W        | Test register.                                                                                                                            |
| 1       | D1         |                              | 0    | R/W        | Write access is NOT allowed.                                                                                                              |
|         | D1<br>D2   |                              | 0    | R/W        |                                                                                                                                           |
|         | D2<br>D3   |                              | 0    | R/W        |                                                                                                                                           |
| 0x3D    | D3<br>D4   |                              | 0    | R/W        |                                                                                                                                           |
| , ł     | D4         |                              | 0    | R/W        |                                                                                                                                           |
| l ł     | D5         |                              | 0    | R/W        |                                                                                                                                           |
| l l     | D0         |                              | 0    | R/W        |                                                                                                                                           |
|         | D0         | slope_fix_duty [0]           | 0    | R/W        | Setting parameter for detection threshold of over power of transmission power in ATPC Mode.                                               |
|         | D0         | slope_fix_duty [0]           | 0    | R/W        | County parameter for detection uncontain or over power of manoninosion power in ATEC MODE.                                                |
| , ł     | D1<br>D2   |                              | 0    | R/W        |                                                                                                                                           |
| , I     | D2<br>D3   | slope_fix_duty [2]           | 0    | R/W        |                                                                                                                                           |
| 0x3E    | D3<br>D4   | slope_fix_duty [3]           | 0    | R/W        |                                                                                                                                           |
|         |            | slope_fix_duty [4]           | 0    |            |                                                                                                                                           |
| , k     | D5<br>D6   | slope_fix_duty [5]           | 0    | R/W<br>R/W |                                                                                                                                           |
|         | D6<br>D7   | slope_fix_duty [6]           | -    |            |                                                                                                                                           |
|         |            | slope_fix_duty [7]           | 0    | R/W        | P value acting for input ourrant detection of bridge circuit                                                                              |
| .       | D0         | rcs_sel [0]                  | -    | R/W<br>R/W | $R_{CS}$ value setting for input current detection of bridge circuit.<br>0 : 0.25 $\Omega$ 1 : 0.5 $\Omega$ 2 : 1 $\Omega$ 3 : 2 $\Omega$ |
| , k     | D1         | rcs_sel [1]                  | 0    |            |                                                                                                                                           |
|         | D2         | power_mask_ctrlerr<br>pod_en | 0    | R/W<br>R/W | 1 : Detection of over power of transmission power is not executed in control error non-convergence condition.                             |
|         | <b>D</b> 2 |                              |      |            | Enable detection function of over power of transmission power in ATPC Mode. 0 : Disable 1 : Enable                                        |
| 0x3F    | D3         |                              | -    |            | *4                                                                                                                                        |
| 0x3F    | D4         |                              | 0    | R/W        | *1                                                                                                                                        |
| 0x3F    | D4<br>D5   | rx_end_power [0]             | 0    | R/W<br>R   | Notification of request to stop transmitting power from receiver device(RAA457100).                                                       |
| 0x3F    | D4         |                              | 0    | R/W        |                                                                                                                                           |



9.9 Address 0x40 to 0x47 (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

|         |          | Register Name                                      | Init | R/W    | ame value as initial value (init) should be written here at write access to this address.) Description    |
|---------|----------|----------------------------------------------------|------|--------|-----------------------------------------------------------------------------------------------------------|
| Auuress |          | rx_identif_data [0]                                | 0    | R/W    | Message1 of WPT communication reception packet (Header 0x01) in ATPC Mode.                                |
|         |          |                                                    |      |        | Thessayer of Arel continunication reception packet (Header Oxol) in ATPC Mode.                            |
|         |          | rx_identif_data [1]                                | 0    | R      |                                                                                                           |
|         |          | rx_identif_data [2]                                | 0    | R      |                                                                                                           |
| 0x40    | D3       | rx_identif_data [3]                                | 0    | R      |                                                                                                           |
|         |          | rx_identif_data [4]                                | 0    | R      |                                                                                                           |
|         | D5       | rx_identif_data [5]                                | 0    | R      |                                                                                                           |
|         |          | rx_identif_data [6]                                | 0    | R      |                                                                                                           |
|         |          | rx_identif_data [7]                                | 0    | R      |                                                                                                           |
|         | D0       | rx_setting_data [0]                                | 0    | R      | Message2 of WPT communication reception packet (Header 0x01) in ATPC Mode.                                |
|         |          | rx_setting_data [1]                                | 0    | R      |                                                                                                           |
|         |          | rx_setting_data [2]                                | 0    | R      |                                                                                                           |
| 0x41    |          | rx_setting_data [3]                                | 0    | R      |                                                                                                           |
|         | D4       | rx_setting_data [4]                                | 0    | R      |                                                                                                           |
|         | D5       | rx_setting_data [5]                                | 0    | R      |                                                                                                           |
|         | D6       | rx_setting_data [6]                                | 0    | R      |                                                                                                           |
|         | D7       | rx_setting_data [7]                                | 0    | R      |                                                                                                           |
|         | D0       | rx_status [0]                                      | 1    | R      | Message2 of WPT communication reception packet (Header 0x03) in ATPC Mode.                                |
|         | D1       | rx_status [1]                                      | 1    | R      |                                                                                                           |
|         | D2       | rx_status [2]                                      | 1    | R      |                                                                                                           |
| 0x42    | D3       | rx_status [3]                                      | 1    | R      |                                                                                                           |
| 0,42    | D4       | rx_status [4]                                      | 1    | R      |                                                                                                           |
|         | D5       | rx_status [5]                                      | 1    | R      |                                                                                                           |
|         | D6       | rx_status [6]                                      | 1    | R      |                                                                                                           |
|         | D7       | rx_status [7]                                      | 1    | R      |                                                                                                           |
|         | D0       | rx_power [0]                                       | 0    | R      | Message2 of WPT communication reception packet (Header 0x04) in ATPC Mode.                                |
|         | D1       | rx_power [1]                                       | 0    | R      |                                                                                                           |
|         | D2       | rx_power [2]                                       | 0    | R      |                                                                                                           |
|         | D3       | rx_power [3]                                       | 0    | R      |                                                                                                           |
| 0x43    | D4       | rx_power [4]                                       | 0    | R      |                                                                                                           |
|         | D5       | rx_power [5]                                       | 0    | R      |                                                                                                           |
|         | D6       | rx_power [6]                                       | 0    | R      |                                                                                                           |
|         |          | rx_power [7]                                       | 0    | R      |                                                                                                           |
|         |          | wpt_read_data [0]                                  | 0    | R      | Message2 of WPT communication reception packet (Header 0x02) in ATPC Mode.                                |
|         |          | wpt_read_data [1]                                  | 0    | R      |                                                                                                           |
|         |          | wpt_read_data [2]                                  | 0    | R      |                                                                                                           |
|         | D3       | wpt_read_data [3]                                  | 0    | R      |                                                                                                           |
| 0x44    | D4       | wpt_read_data [4]                                  | 0    | R      |                                                                                                           |
|         |          | wpt_read_data [5]                                  | 0    | R      |                                                                                                           |
|         |          | wpt_read_data [6]                                  | 0    | R      |                                                                                                           |
|         | D7       | wpt_read_data [0]                                  | 0    | R      |                                                                                                           |
|         | D0       | receive_header_data [0]                            | 0    | R      | Header of WPT communication reception packet.                                                             |
|         |          |                                                    | 0    | R      | This register is overwritten by receiving next packet.                                                    |
|         |          | receive_header_data [1]                            | 0    | R      |                                                                                                           |
|         | D2<br>D3 | receive_header_data [2]                            | 0    | R      |                                                                                                           |
| 0x45    | D3<br>D4 | receive_header_data [3]                            | 0    | R      |                                                                                                           |
|         | D4<br>D5 | receive_header_data [4]<br>receive_header_data [5] | 0    | R<br>R |                                                                                                           |
|         |          |                                                    | 0    | R      |                                                                                                           |
|         |          | receive_header_data [6]                            |      | R      |                                                                                                           |
|         | D7       | receive_header_data [7]                            | 0    |        |                                                                                                           |
|         | D0       | receive_message1_data [0]                          | 0    | R      | Message1 of WPT communication reception packet.<br>This register is overwritten by receiving next packet. |
|         | D1       | receive_message1_data [1]                          | 0    | R      |                                                                                                           |
|         | D2       | receive_message1_data [2]                          | 0    | R      |                                                                                                           |
| 0x46    | D3       | receive_message1_data [3]                          | 0    | R      |                                                                                                           |
|         | D4       | receive_message1_data [4]                          | 0    | R      |                                                                                                           |
|         | D5       | receive_message1_data [5]                          | 0    | R      |                                                                                                           |
|         | D6       | receive_message1_data [6]                          | 0    | R      |                                                                                                           |
|         | D7       | receive_message1_data [7]                          | 0    | R      |                                                                                                           |
|         | D0       | receive_message2_data [0]                          | 0    | R      | Message2 of WPT communication reception packet.                                                           |
|         | D1       | receive_message2_data [1]                          | 0    | R      | This register is overwritten by receiving next packet.                                                    |
|         | D2       | receive_message2_data [2]                          | 0    | R      |                                                                                                           |
| 0x47    | D3       | receive_message2_data [3]                          | 0    | R      |                                                                                                           |
|         | D4       | receive_message2_data [4]                          | 0    | R      |                                                                                                           |
|         | D5       | receive_message2_data [5]                          | 0    | R      |                                                                                                           |
|         | D6       | receive_message2_data [6]                          | 0    | R      |                                                                                                           |
|         |          | receive_message2_data [7]                          | 0    | R      |                                                                                                           |



9.10 Address 0x48 to 0x60 (\*1 Test Register : The same value as initial value (init) should be written here at write access to this address.)

| send_header_data [0]<br>send_header_data [1]<br>send_header_data [2]<br>send_header_data [3] | 0<br>0<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W<br>R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Header of WPT communication transmission packet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| send_header_data [2]<br>send_header_data [3]                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_header_data [3]                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D 0.4/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_header_data [4]                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_header_data [5]                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_header_data [6]                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_header_data [7]                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message1_data [0]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Message1 of WPT communication transmission packet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| send_message1_data [1]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message1_data [2]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message1_data [3]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message1_data [4]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message1_data [5]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message1_data [6]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message1_data [7]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message2_data [0]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Message2 of WPT communication transmission packet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| send_message2_data [1]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message2_data [2]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message2_data [3]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message2_data [4]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message2_data [5]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message2_data [6]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| send_message2_data [7]                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| sterr [0]                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Error count value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| sterr [1]                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | In ATPC Mode, the value is counted up when WPT communication packet is not received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| sterr [2]                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| sterr [3]                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| rxerr [0]                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Error count value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| rxerr [1]                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | In ATPC Mode, the value is counted up when WPT communication error is detected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| rxerr [2]                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| rxerr [3]                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                              | send_header_data [7]         send_message1_data [0]         send_message1_data [1]         send_message1_data [2]         send_message1_data [3]         send_message1_data [3]         send_message1_data [4]         send_message1_data [5]         send_message1_data [6]         send_message1_data [7]         send_message2_data [0]         send_message2_data [2]         send_message2_data [3]         send_message2_data [3]         send_message2_data [5]         send_message2_data [6]         send_message2_data [7]         sterr [0]         sterr [1]         sterr [2]         sterr [3]         rxerr [0]         rxerr [1]         rxerr [2] | send_header_data [7]         0           send_message1_data [0]         0           send_message1_data [1]         0           send_message1_data [2]         0           send_message1_data [2]         0           send_message1_data [2]         0           send_message1_data [3]         0           send_message1_data [4]         0           send_message1_data [5]         0           send_message1_data [6]         0           send_message1_data [7]         0           send_message2_data [0]         0           send_message2_data [1]         0           send_message2_data [2]         0           send_message2_data [3]         0           send_message2_data [4]         0           send_message2_data [5]         0           send_message2_data [6]         0           send_message2_data [7]         0           sterr [0]         0           sterr [2]         0           sterr [3]         0           rxerr [0]         0           rxerr [2]         0 | send_header_data [7]         0         R/W           send_message1_data [0]         0         R/W           send_message1_data [1]         0         R/W           send_message1_data [2]         0         R/W           send_message1_data [3]         0         R/W           send_message1_data [3]         0         R/W           send_message1_data [3]         0         R/W           send_message1_data [4]         0         R/W           send_message1_data [5]         0         R/W           send_message1_data [6]         0         R/W           send_message1_data [7]         0         R/W           send_message2_data [0]         0         R/W           send_message2_data [2]         0         R/W           send_message2_data [3]         0         R/W           send_message2_data [5]         0         R/W           send_message2_data [5]         0         R/W           send_message2_data [7]         0         R/W           send_message2_data [7]         0         R/W           send_message2_data [7]         0         R/W           seterr [0]         0         R           sterrr [1]         0         R     < |



## 10. Package Dimensions





Detail F

| Referrence | Dimension in Milimeters |       |       |  |  |
|------------|-------------------------|-------|-------|--|--|
| Symbol     | Min                     | Nom   | Max   |  |  |
| D          | _                       | 5.00  |       |  |  |
| E          |                         | 5.00  | _     |  |  |
| A          |                         |       | 0.65  |  |  |
| A1         | 0.00                    |       |       |  |  |
| b          | 0.15                    | 0. 20 | 0. 25 |  |  |
| е          |                         | 0.40  | _     |  |  |
| Lp         | 0.30                    | 0.40  | 0. 50 |  |  |
| х          |                         |       | 0. 05 |  |  |
| У          |                         |       | 0. 08 |  |  |
| f          |                         |       | 0.10  |  |  |
| ZD         | _                       | 0. 70 |       |  |  |
| ZE         | _                       | 0. 70 | _     |  |  |
| D2         | _                       | 3.60  | _     |  |  |
| E2         | —                       | 3.60  | —     |  |  |



**REVISION HISTORY** 

## RAA458100GNP Datasheet

| Dev  | Data        |      | Description                                                                 |  |  |
|------|-------------|------|-----------------------------------------------------------------------------|--|--|
| Rev. | Date        | Page | Summary                                                                     |  |  |
| 1.00 | Feb.28.2017 | -    | First Edition issued                                                        |  |  |
| 1.01 | Sep.03.2018 | 7    | LED1, LED2 flashing pattern of battery charge complete state in Table 8.5.1 |  |  |

All marks and registered trademarks are the property of their respective owners.

## Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.), Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

## RENESAS

#### SALES OFFICES

## **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

## Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tei: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700 **Renesas Electronics Europe GmbH** Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0. Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 **Renesas Electronics Hong Kong Limited** Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 prp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2558-3737, Fax: +82-2-558-5338

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Renesas Electronics: RAA458100GNP#HC0