# 30V Buck-Boost Charger with Integrated MOSFETs and OTG ## **BENEFITS and FEATURES** - Wide VIN Range: 3.9V to 29V (No Dead Zone) - Supports 2 to 5 Cell Lithium-ion Batteries - Supports OTG Function (5V ~ 22.5V Input) with wide range of output voltages - OTG output supports QC3.0 / USB PD + PPS output levels and transition times - Programmable Frequency: 125KHz, 250KHz, 500kHz, and 1MHz - 2V ~ 5.1V/100mA Programmable Output LDO - · Precision 0.5% Voltage Reference - +/-4% Output Constant Current Regulation - < 5 µA Leakage Current from Battery in Shipping Mode - Programmable Charge Voltage via I2C - Programmable Charge Current via Pin and I2C - Programmable Soft-Start - · Programmable Safety Timer - Battery Path Impedance Compensation - JEITA Compliant - Cycle-by-Cycle Current Limit - Built in ADC for Temperature, Input and Output Voltage and Current monitoring - · Thermal Regulation and Protection - 25mΩ FET from VIN to SW1 - 25mΩ FET from SW2 to VOUT - 35mΩ FET from SW1 to PGND - 35mΩ FET from SW2 to PGND - · Low Output Ripple - Thermally Enhanced 32-Lead 4mx4mm QFN #### **APPLICATIONS** - Multi Cell Battery Charger - · Portable Battery-Powered Devices - Car Charger - Power Bank - 24V Industrial Applications - · Automotive Power Systems - Multiple Power Source Supplies - DC UPS - · Solar Powered Devices - Solid-State Lighting ## **GENERAL DESCRIPTION** The ACT286x is a buck-boost charger with 4 integrated MOSFETs. It offers a high efficiency, low component counts, compact solution for 2 to 5 cell battery charging application. It can operate from an input voltage range from 3.9V to 29V. The 4 internal low resistance NMOS switches minimize the size of the application circuit and reduce power losses to maximize efficiency. Internal high side gate drivers, which require only the addition of two small external capacitors, further simplify the design process. An advanced switch control algorithm allows the buckboost converter to maintain output voltage regulation with input voltages that are above, below or equal to the output voltage. Transitions between these operating modes are seamless and free of transients and subharmonic switching. The ACT286x has been optimized to reduce input current in shipping, shutdown, and standby for applications which are sensitive to quiescent current draw, such as battery-powered devices. Both the input side and output side voltages and currents can be configured by resistors or the I<sup>2</sup>C serial interface. The system can be monitored and configured by I<sup>2</sup>C as well. The build-in ADC can be read for the information of input/output voltages and currents, and the die temperature. With a MCU, it can easy to charge a multi cell battery pack from a variety of input power sources. The IC provides various safety features for system operation. The thermal regulation reduces output current when the junction temperature exceeds 120°C (programmable). The ACT286x is available in 32-pin, 4x4 mm QFN package. ## **FUNCTIONAL BLOCK DIAGRAM** ## ORDERING INFORMATION | PART NUMBER | Cell<br>Count | Termination<br>Voltage | OTG<br>Voltage | LDO | Fsw | JEITA | PACKAGE | |----------------|---------------|------------------------|----------------|------|--------|---------|-------------| | ACT2861QI201-T | 2 | 8.40V | 5.1V | 5.0V | 500kHz | Enabled | FCQFN4x4-32 | | ACT2861QI301-T | 3 | 12.6V | 5.1V | 5.0V | 500kHz | Enabled | FCQFN4x4-32 | | ACT2861QI401-T | 4 | 16.8V | 5.1V | 5.0V | 500kHz | Enabled | FCQFN4x4-32 | Note 1: Standard product options are identified in this table. Contact factory for custom options, minimum order quantity required. Note 2: All Active-Semi components are RoHS Compliant and with Pb-free plating unless specified differently. The term Pb-free means semiconductor products that are in compliance with current RoHS (Restriction of Hazardous Substances) standards. Note 3: Package Code designator "Q" represents QFN Note 4: Pin Count designator "I" represents 32 pins ## **PIN CONFIGURATION** Figure 1: Pin Configuration - Top View - QFN4x4-32 ## **PIN DESCRIPTIONS** | PIN | NAME | DESCRIPTION | |------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND | Analog Ground. Kelvin connect AGND to the PGND plane. | | 2 | ТН | Battery temperature sensing input. Connect a negative temperature coefficient thermistor from TH to AGND. This pin provides a constant current output and the voltage at this pin is used for temperature calculation. If temperature sensing is not used, leave TH open and set register bit "DIS_TH" to a 1 | | 3 | INTBP | Internal Voltage Bypass - Connect a 100nF ceramic capacitor between INTBP and AGND | | 4 | VREG | Internal VREG LDO output. The output voltage is programmable from 2V to 5.1V. Connect a 1.0uF between VREG and AGND. The maximum current capability for this pin is 100mA. | | 5, 20 | PGND | Power Ground. Connect to large ground plane on PCB with thermal vias. | | 6 | SDA | I <sup>2</sup> C Data Input and Output. Needs an external pull up resistor. | | 7 | SCL | I <sup>2</sup> C Clock Input. Needs an external pull up resistor. | | 8 | nOTG | OTG Enable Input. The OTG mode is active when this pin is pulled low and the EN_OTG bit = 1. In OTG mode, the converter works in reverse operation mode, and power is transferred from battery to VIN. | | 9 | SHIPM | Shipping Mode input. Shorting this pin to GND for 32ms enables the IC. If not used, connect SHIPM to AGND. | | 10 | nIRQ | Interrupt Open-Drain Output. nIRQ goes low to indicate a fault condition. nIRQ is referenced to AGND. | | 11 | OLIM | Output Fast charge current setting pin. Connect a resistor from OLIM to AGND to program the output current in normal charge mode. | | 12 | VBATS | VBAT Sense Input – Kelvin connect close the battery to sense the battery voltage. | | 13 | OSRN | Output current sense resistor negative input. | | 14 | OSRP | Output current sense resistor positive input. | | 15 | HSB2 | High Side Bias Boot-strap pin. This provides power to the internal high-side MOSFET gate driver circuitry. Connect a 47nF capacitor from HSB2 to SW2 pin | | 16, 17 | VBAT | Charging Power Output pin. Connect this pin to 22uF-100uF ceramic capacitors placed as close to the IC as possible. | | 18, 19, 33 | SW2 | Power switching output to external inductor. | | 21, 22, 34 | SW1 | Power switching output to external inductor. | | 23, 24, 35 | VIN | Input voltage pin. Place a 22uF to 44uF decoupling capacitor between VIN and PGND. | | 25 | HSB1 | High Side Bias Boot-strap pin. This provides power to the internal high-side MOSFET gate driver circuitry. Connect a 47nF capacitor from HSB1 to SW1 pin | | 26 | ISRP | Input current sense resistor positive input. | | 27 | ISRN | Input current sense resistor negative input | | 28 | nCHG | Open drain charge status indicator. nCHG = L indicates charging is in progress. nCHG = HIZ indicates charge complete or charger disabled. nCHG = H to L at 1Hz indicates a fault condition. | | 29 | ILIM | Input current limit and OTG output current setting pin. Connect a resistor from ILIM to AGND to program the input current when operating in normal mode and to program the output current when operating in OTG Mode. | Rev 4.0, 17-Oct-2018 | 30 | A2D | A2D input pin | |----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------| | 31 | ICOMP/GPIO | OTG mode Error Amplifier Output. This pin is used to compensate the converter when operating in OTG mode. | | 32 | EN_CHG | Charge Enable pin. Charging is enabled when EN_CHG is above 0.8V. Connect a resistor divider to EN_CHG to program charging input UVLO. | | Exposed<br>Pad | PGND | Power Ground. Connect to large ground plane on PCB with thermal vias. | ## **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | VALUE | UNIT | |-----------------------------------------------------------------------------|--------------------------------------------------|------| | VIN | -0.3 to +31 | V | | ISRP, ISRN | -0.3 to VIN + 0.3 | V | | VBAT | -0.3 to +23 | V | | OSRP, OSRN | -0.3 to VBAT + 0.3 | V | | VBATS | -0.3 to OSRN + 0.3 | V | | SW1 | -0.3 to VIN + 0.3 | V | | SW2 | -0.3 to VBAT + 0.3 | V | | HSB1 | V <sub>SW1</sub> - 0.3 to V <sub>SW1</sub> + 5.5 | V | | HSB2 | V <sub>SW2</sub> - 0.3 to V <sub>SW2</sub> + 5.5 | V | | SCL, SDA, VREG, nCHG, EN_CHG, nOTG, TH, nIRQ, ICOMP, ILIM, OLIM, SHIPM, A2D | -0.3 to +6 | V | | AGND to PGND | -0.3 to +0.3 | V | | Junction to Ambient Thermal Resistance (θ <sub>JA</sub> ) | 35 | °C/W | | Operating Junction Temperature (T <sub>J</sub> ) | -40 to 150 | °C | | Operating Ambient Temperature Range (T <sub>A</sub> ) | -40 to 85 | °C | | Store Temperature | -55 to 150 | °C | | Lead Temperature (Soldering, 10 sec) | 300 | °C | Note1: Measured on Active-Semi Evaluation Kit Note2: Do not exceed these limits to prevent damage to the IC. Exposure to absolute maximum rating conditions for long periods may affect IC reliability. ## **SYSTEM CHARACTERISTICS** (VIN = 12V, VBAT = 7.6V, $T_A$ = 25°C, unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------|--------|----------------------|-------|------| | Input Voltage | | | | | | | | Input voltage Range | VIN | | 4 | | 29 | V | | Input Over Voltage Protection | VIN_OVP | Rising<br>Measured at VIN Pin | 29 | 30 | 31 | V | | Input Over Voltage Hysteresis | | | | 2 | | V | | Input Over Voltage Response Time | T <sub>VIN_OVP</sub> | VIN step from 20V to 31V | | 250 | | ns | | VIN UVLO Threshold | VIN_UVLO | VIN Rising<br>Measured at VIN Pin | 3.725 | 3.9 | 4.075 | V | | VIN UVLO Hysteresis | Vin_uvlo_hyst | VIN Falling<br>Measured at VIN Pin | | 200 | | mV | | EN_CHG INPUT Threshold | V <sub>EN_IN</sub> | EN_CHG Rising | 0.7 | 0.8 | 0.9 | V | | EN_CHG INPUT Hysteresis | VEN_IN_HYST | EN_CHG Falling | | 160 | | mV | | CURRENT REGULATION - V | /IN INPUT AN | ID CURRENT REGULATION IN CHA | RGE MO | DE | | | | Input Voltage Regulation<br>Accuracy | VINLIM_REG_ACC | Measured from VIN Pin to AGND Pin<br>Relative to the factory default Register<br>Setting | -2 | VINLIM | +2 | % | | Input Current Regulation<br>Range | INLIM_RANGE | With I <sub>IN_LIM</sub> =100% register setting | 0.5 | | 5 | Α | | | lin_ilim | I <sub>IN_LIM</sub> = 0.5A to 1A<br>Rsense = 0.010hms | -20 | I <sub>IN_ILIM</sub> | +20 | % | | Input Current Regulation<br>Accuracy | lin_ilim | I <sub>IN_LIM</sub> = 1A to 2A<br>Rsense = 0.010hms | -15 | I <sub>IN_ILIM</sub> | +15 | % | | | l <sub>IN_ILIM</sub> | I <sub>IN_LIM</sub> > 2A<br>Rsense = 0.01Ohms | -10 | I <sub>IN_ILIM</sub> | +10 | % | | VIN INPUT QUIESCENT CU | RRENTS | | | | | | | | lın_HıZ1 | VIN=12V, VBAT=8.4V, EN Low, converter off, I2C on, VREG is OFF | | 35 | | μА | | Input Supply Current HIZ | I <sub>IN_HIZ2</sub> | VIN=12V, VBAT=8.4V, EN Low, converter off, I2C on, VREG is ON | | 50 | | μΑ | | | lin_hiz3 | VIN=12V, VBAT=8.4V, EN Low,<br>converter off, I2C on, VREG is on, A2D<br>Enabled, Fault Monitor Enabled, TH<br>Enabled | | 1000 | | μΑ | | Input Supply Current at No<br>Load | lin_noload | VIN=5V, Charger Mode, converter<br>switching, I2C on, VREG on, no load,<br>500kHz | | 1 | | mA | | Load VBAT INPUT QUIESCENT C | | | | ı | | IIIA | Rev 4.0, 17-Oct-2018 | Battery Current Ship Mode | BAT_SHIP | VBAT = 8.4V, no VIN, Shipping mode,<br>Converter off, I2C off, VREG off, SHIPM<br>Pin Enabled | | 1 | 2.5 | μΑ | |------------------------------|---------------------|-------------------------------------------------------------------------------------------------------|------|------|-------|----| | | BAT_HIZ1 | VBAT=8.4V, VIN < VBAT, Converter off, I2C on, VREG off | | 20 | | μА | | Battery Current in HIZ | BAT_HIZ2 | VBAT=8.4V, VIN < VBAT, Converter off, I2C on, VREG on | | 35 | | μА | | | lbat_hiz3 | VBAT=8.4V, VIN < VBAT, Converter off, I2C on, VREG on, A2D Enabled, Fault Monitor Enabled, TH Enabled | | 1100 | | μА | | Battery Current OTG | ват_отб | VBAT=8.4V, V <sub>OTG_OUT</sub> =5V | | 1 | | mA | | INTERNAL MOSFETS | | | | | | | | VIN to SW1 FET Resistance | R <sub>DSONQ1</sub> | T <sub>J</sub> = 25C | | 25 | | mΩ | | SW1 to PGND FET Resistance | R <sub>DSONQ2</sub> | T <sub>J</sub> = 25C | | 35 | | mΩ | | SW2 to PGND FET Resistance | R <sub>DSONQ3</sub> | T <sub>J</sub> = 25C | | 35 | | mΩ | | VBAT to SW2 FET Resistance | R <sub>DSONQ4</sub> | T <sub>J</sub> = 25C | | 25 | | mΩ | | Cycle By Cycle Current Limit | leer was | FET_ILIM=0<br>Q1, Q2, Q3, or Q4 in any mode | 6.5 | 8.5 | 10.5 | Α | | Cycle By Cycle Current Limit | FET_ILIM | FET_ILIM=1<br>Q1, Q2, Q3, or Q4 in any mode | 7.75 | 10 | 12.25 | Α | ## **BATTERY CHARGER** (VIN = 12V, VBAT = 7.6V, $T_A$ = 25°C, unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|-------|------| | Battery Regulation Voltage<br>Accuracy | V <sub>BAT_REG_ACC</sub> | V <sub>BAT</sub> = VBAT Register Setting<br>Measured at VBATS Pin | -0.5 | | 0.5 | % | | Fast Charge Current Range | FCHG_REG_RANGE | With I <sub>CHG</sub> =100% register setting | 0.5 | | 5 | Α | | Fast Charge Current Regulation | | VBAT= V <sub>BAT_LOW</sub> , ICHG=2A | -5 | | +5 | % | | Accuracy | FCHG_REG_ACC | VBAT= V <sub>BAT_LOW</sub> , ICHG=1A | -10 | | +10 | % | | (10m $\Omega$ current sensing resistor) | | VBAT= V <sub>BAT_LOW</sub> ICHG=500mA | -20 | | +20 | % | | Pre-charge Current Regulation | | VBAT= V <sub>BAT_LOW</sub> , ICHG=250mA | -30 | | +30 | % | | Accuracy (10m $\Omega$ current sensing resistor) | PRECHG_ACC | VBAT= V <sub>BAT_LOW</sub> , ICHG=125mA | -40 | | +40 | % | | Termination Voltage Accuracy (default factory setting) | VTERM_ACC | VBATSHORT <vbat<br></vbat<br> ITERM = 250mA | -30 | | +30 | % | | Battery Short Charge Current | | VBATSHORT <vbat<vbat_low ishrt="200mA&lt;/td"><td>120</td><td>200</td><td>280</td><td>mA</td></vbat<vbat_low> | 120 | 200 | 280 | mA | | (default factory setting for Ishrt and VBATSHORT) | ISHRT | V <sub>BAT</sub> < V <sub>BATSHORT</sub> -100mV<br>V <sub>BAT</sub> > 3V<br>I <sub>SHRT</sub> =400mA | 300 | 400 | 400 | mA | | Minimum Battery Voltage for Active I <sup>2</sup> C | Vbat_uvloz | V <sub>BAT</sub> rising<br>Measured at VBATS Pin | 3.75 | 3.9 | 4.15 | V | | Battery LOW Threshold | V <sub>BAT_LOW</sub> | Pre-Charge to Fast Charge with V <sub>BAT</sub> Rising Relative to the factory default V <sub>BAT_LOW</sub> Register Setting Measured at VBATS Pin | -3.3 | V <sub>BAT_LOW</sub> | + 3.3 | % | | Battery LOW Hysteresis | V <sub>BAT_LOW_HYST</sub> | Fast Charge to Pre-Charge with V <sub>BAT</sub> Falling Relative to the factory default V <sub>BAT_LOW</sub> Register Setting Referenced to actual V <sub>BAT_LOW</sub> measurement Measured at VBATS Pin | 3.3 | 6 | 8.6 | % | | Battery Short Voltage | VBATSHORT | BAT Short Charge level to Pre-<br>Charge level with V <sub>BAT</sub> rising<br>Relative to the factory default<br>V <sub>BATSHORT</sub> Register Setting<br>Measured at VBATS Pin | -2.5 | VBATSHOR<br>T | + 2.5 | % | | Battery Short Voltage Hysteresis | VBATSHORT_HYST | BAT Pre-Charge to Short Charge level with V <sub>BAT</sub> Falling Relative to the actual V <sub>BATSHORT</sub> measurement Measured at VBATS Pin | 4 | 5 | 6 | % | | | | | | | | | | Battery Good Voltage | VBATGOOD | V <sub>BAT</sub> Rising | | | | | |--------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------|-----|------------------------|------|------| | Ballory Good Vollage | DATOOOD | Relative to the factory default | -3% | $V_{\text{BAT\_GOOD}}$ | +3% | % | | | | V <sub>BATGOOD</sub> Register Setting | | | | | | | | Measured at VBATS Pin | | | | | | | | VBAT falling | | | | | | Battery Good Voltage Hysteresis | VBATGOOD_HYST | Relative to the actual V <sub>BATGOOD</sub> measurement | 3 | 4 | 5 | % | | | | Measured at VBATS Pin | | | | | | Battery SHORT to Precharge | | | | | | | | and Pre-Charge to Short De-<br>glitch Time | tvbatshort | Battery voltage rising and falling at VBATSHORT threshold | | 16 | | ms | | Battery Pre-Charge to Fast | | Detten valtege vising and falling at | | | | | | Charge and Fast Charge to Pre-<br>Charge deglitch time | tvbat_low | Battery voltage rising and falling at V <sub>BAT_LOW</sub> threshold | | 16 | | ms | | Battery Charge Termination Current detection delay | tvbatterm | Termination current below and above $I_{TERM}$ threshold | | 750 | | ms | | Battery Good Detection deglitch Time | tvbatgood | Battery voltage rising and falling at $V_{\text{BATGOOD}}$ threshold | | 16 | | ms | | | | I <sub>CHG</sub> = 1A | | R <sub>VBAT PA</sub> | | | | | | At default programmed setting for RVBAT_PATH_COMP | -20 | TH_COMP | +20 | % | | Battery Path Compensation | | I <sub>CHG</sub> = 2A | | Rvbat pa | | | | Dationy Fault Composition | Rват_сомр | At default programmed setting for RVBAT_PATH_COMP | -15 | TH_COMP | +15 | % | | | | I <sub>CHG</sub> = 3A | | Rvbat pa | | | | | | At default programmed setting for RVBAT_PATH_COMP | -10 | TH_COMP | +10 | % | | Battery Path Compensation | V5.7 00.45 01.44 | Enable | -20 | V <sub>BAT_COM</sub> | +20 | mV | | Voltage Clamp | VBAT_COMP_CLAMF | Measured at VBATS Pin | -20 | P_CLAMP | 120 | IIIV | | Dead Battery Voltage | VDBATTERY | Measured at VBATS Pin | 2.8 | 3 | 3.2 | V | | Dead Battery Hysteresis | VDBATTERY_HYST | Measured at VBATS Pin | | 100 | | mV | | Dead Battery Current | IDBATTERY | Charge Current from VBAT pin | 5 | 10 | 20 | mA | | BATTERY OVER-VOLTAGE | PROTECTION | | | | | | | Battery over-voltage threshold | VRATOVA | V <sub>BAT</sub> rising, as percentage of V <sub>BAT_REG</sub><br>Measured at VBATS Pin | 102 | 104 | 106 | % | | Battery over-voltage hysteresis | VRATOVA HVST | V <sub>BAT</sub> falling, as percentage of V <sub>BAT_REG</sub> | | 2 | | % | | Battery over-voltage deglitch | i. | VBAT_OV_DEGLITCH_EN Register =0 | | 5 | | us | | time to disable charge | tbatovp | VBAT_OV_DEGLITCH_EN Register =1 | | 40 | | msec | | PWM OPERATION | · | | | <del>,</del> | | | | Programmable Frequency<br>Range | Fsw | | 125 | | 1000 | kHz | Rev 4.0, 17-Oct-2018 | Operation Frequency Accuracy | Fsw | -10 | | +10 | % | |------------------------------|------------------|-----|----|-----|---| | Maximum PWM Duty Cycle | D <sub>MAX</sub> | | 97 | | % | ## LDO (VIN = 12V, VBAT = 7.6V, T<sub>A</sub> = 25°C, unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|---------------------------|-----------------------------------|----------|-----|-----|------| | Normal Mode | <u> </u> | | <u> </u> | | | | | VREG Regulation Voltage | VREG | | 2 | | 5.1 | V | | VREG Regulation Accuracy | VREGACC | At Default Factory Setting | -2 | | 2 | % | | VREG Dropout | VREG <sub>DROPOUT</sub> | I <sub>OUT</sub> = 100mA | | | 300 | mV | | VREG UVLO Threshold | VREG <sub>UVLO</sub> | VREG Falling | 84 | 88 | 93 | % | | VREG UVLO Hysteresis | VREG <sub>UVLO_HYST</sub> | | | 2 | | % | | VREG Current Limit | VREGILIM | V <sub>VIN</sub> = 12V, VREG = 5V | 100 | 175 | 250 | mA | | VREG Current Limit Deglitch | VREG <sub>ILIM_DG</sub> | In current limit | | 50 | | us | | VREG Current Limit Off Time | VREG <sub>ILIM_OFF</sub> | After Deglitch Time | | 100 | | ms | | VREG Soft Start | VREGss | | | 250 | | us | ## **OTG** (VIN = 12V, VBAT = 7.6V, $T_A$ = 25°C, unless otherwise specified) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|----------------------|-------|------| | OTG Output Voltage | Votg_reg_acc | Internal Feedback Mode VOTG_I2C Register = 0 Relative to the factory default setting. OTG output in PWM Mode. Measured at VIN Pin | -1 | | 1 | % | | OTG Reference Voltage | Votg_ref_acc | External Feedback VOTG_I2C Register = 1 | 1.99 | 2 | 2.01 | V | | OTG Battery Cut Off Voltage | Votg_bat_cutoff | VBAT Rising Relative to the factory default Votg_VBAT_CUTOFF Register setting Measured at VBATS Pin | -3.0 | VOTG_VBA<br>T_CUTOFF | 3.0 | % | | OTG Battery Cut Off Voltage<br>Hysteresis | Votg_bat_cutoff_<br>hsyt | VBAT Falling Relative to the actual Votg_vBAT_cutoff voltage Measured at VBATS Pin | 3 | 4 | 5 | % | | OTG Battery OV Threshold | V <sub>OTG_BAT_</sub> OV | VBAT Rising<br>Measured at VBATS Pin | 22.75 | 23.5 | 24.25 | V | | OTG Battery OV Hysteresis | V <sub>OTG_BAT_OV_HYST</sub> | VBAT Falling<br>Measured at VBATS Pin | | 300 | | mV | | OTG Output Current Range | OTG_RANGE | With I <sub>CHG</sub> = 100% register setting | 0.5 | | 5 | Α | | | | I <sub>OTG_OCP</sub> = 0.5A to 1A | -20 | Іотg | +20 | % | | OTG Mode Output Constant Current (measured at ISRN and | lотg_оср | I <sub>OTG_OCP</sub> = 1A to 2A | -15 | Іотв | +15 | % | | ISRP pins using $10m\Omega$ current sensing resistor) | | IOTG_OCP > 2A | -10 | І <sub>от</sub> | +10 | % | | OTG Mode Output Constant<br>Current Undervoltage Protection<br>Threshold | Votg_uvp | Votg Falling<br>Enters Hiccup Mode<br>Measured at VIN pin | 2.62 | 2.72 | 2.82 | V | | OTG Mode Output Constant<br>Current Undervoltage Protection<br>Deglitch Time | totg_uvp | Vотв Falling | | 7 | | us | | OTG Hiccup Mode Off-Time | toтc_ніссир | Off-time after V <sub>OTG</sub> falls below V <sub>OTG_UVP</sub> | | 3 | | secs | | OTG Overvoltage Threshold | Votg_ovp_int | Reference to OTG_VOUT Register<br>Setting<br>Measured at VIN Pin | 105 | 108 | 111 | % | | OTG Overvoltage Threshold<br>Hysteresis | Votg_ovp_hys | Falling Threshold | | 2 | | % | | OTG Soft Start Time | toтg_ss | Relative to the factory default OTG_SS Register Setting. From 0 to 100% | -30 | OTG_SS<br>Setting | 30 | % | | OTG Pulldown Current Source | lotg_pd | V <sub>ОТБ</sub> Output > 2.0V | 30 | 65 | 120 | mA | | OTG Off-Delay Timer | totg_off_dly | OFF DLY is enabled | -10 | OTG_O<br>FF_DLY | +10 | % | | | | | | Setting | | | |--------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------|-----|----| | OTG Off-Delay Current | lotg_off_load | OTG in Buck Mode Only and OTG<br>Output less than 6V<br>V <sub>BAT</sub> > V <sub>OTG</sub> + 0.5V | 3 | 4 | 6 | mA | | OTG Cord Compensation Accuracy | Vоте_cc | OTG Cord Compensation Enabled OTG_CORD_COMP: 00: Disabled 01: 100mV 10: 200mV 11: 300mV Measured at VIN Pin | -15 | OTG_C<br>ORD_C<br>OMP<br>Setting | +15 | % | | OTG Output Slew Accuracy | torg_slew | OTG Output Slew Setting OTG_OUTPUT_SLEW 00: 1.0V/ms 01: 0.5V/ms 10: 0.3V/ms 11: 0.1V/ms Internal Feedback Only VOTG_I2C Register = 0 | -20 | OTG_O<br>UTPUT<br>_SLEW<br>Setting | +20 | % | | | | I <sub>OTG_BAT</sub> = 0.5A to 1A | -20 | I <sub>OTG_BAT</sub> | +20 | % | | OTG Battery ILIM | OTG_BAT | I <sub>OTG_BAT</sub> = 1A to 2A | -15 | I <sub>OTG_BAT</sub> | +15 | % | | | | Iotg_bat > 2A | -10 | I <sub>OTG_BAT</sub> | +10 | % | # THERMAL PROTECTION (VIN = 12V, VBAT = 7.6V, $T_A$ = 25°C, unless otherwise specified.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | | | |-------------------------------------------------------|-----------------------|-------------------------------------------------------|-------|------------------|-------|------|--|--| | Thermal Regulation and Shutdown | | | | | | | | | | Charger Mode Junction Temperature Regulation Accuracy | Treg | 00: Disabled<br>01: 80 °C<br>10: 100 °C<br>11: 120 °C | -20 | T <sub>REG</sub> | +20 | °C | | | | Thermal Shutdown Rising Temperature | T <sub>SHUT</sub> | Temperature Increasing | | 160 | | °C | | | | Thermal Shutdown Hysteresis | T <sub>SHUT_HYS</sub> | | | 30 | | °C | | | | Thermal Shutdown Deglitch | | Enter or Exit Thermal Shutdown | | 32 | | us | | | | NTC Thermistor Input | | | | | | | | | | NTC TH Current Source | I <sub>TH</sub> | When TH Pin Enabled | 64.8 | 67.5 | 70.2 | uA | | | | NTC TH Current Source Leakage | TH_DISABLE | When TH Pin Disable | | | 1 | uA | | | | NTC TH -10°C Voltage | V <sub>TH-10</sub> C | | 2.770 | 2.870 | 2.970 | V | | | | NTC TH 0°C Voltage | V <sub>тнос</sub> | | 1.780 | 1.840 | 1.900 | V | | | | NTC TH 10°C Voltage | V <sub>ТН10С</sub> | | 1.165 | 1.21 | 1.255 | V | | | | NTC TH 45°C Voltage | V <sub>TH45C</sub> | | 0.317 | 0.332 | 0.347 | V | | | Rev 4.0, 17-Oct-2018 | NTC TH 55°C Voltage | V <sub>TH55C</sub> | | 0.223 | 0.238 | 0.253 | V | |-------------------------------------------------------------|--------------------|---------------------|-------|---------------|-------|----| | NTC TH 60°C Voltage | V <sub>TH60C</sub> | | 0.188 | 0.203 | 0.218 | V | | NTC TH 65°C Voltage | V <sub>TH65C</sub> | | 0.160 | 0.175 | 0.190 | V | | Deglitch time for each range transition | | | | 16 | | ms | | TH Detect Battery or Very Cold Temp Threshold | Vth_no_bat | When TH Pin Enabled | | INTBP<br>-150 | | mV | | TH Detect Battery or Very Cold<br>Temp Threshold Hysteresis | VTH_NO_BAT_HYST | When TH Pin Enabled | | 50 | | mV | ## **ADC CONVERTER** (VIN = 12V, VBAT = 7.6V, $T_A$ = 25°C, unless otherwise specified.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|----------------------------------------------|--------------------------------|-----|-----|------|------| | Total Error | A2D <sub>ERROR</sub> | 12 Bit Range | | | 0.5 | LSB | | Conversion Time | A2D <sub>tCONV</sub> | All 6 Channels | | | 100 | ms | | Conversion Time | A2D <sub>tCONV</sub> | 1 Channel | | | 15 | ms | | Input Capacitance | A2D <sub>CIN</sub> | | | 5 | | pF | | A2D Full Scale Input EXT_IN | A2D <sub>FS</sub> | | | 2.5 | | V | | A2D Full Scale VIN | A2D <sub>VIN</sub> | Measurement input at VIN pin | 0 | | 32.5 | V | | A2D Full Scale VBAT | A2D <sub>VBAT</sub> | Measurement input at VBATS Pin | 1.5 | | 25 | V | | A2D Full Scale OLIM, ILIM | A2D <sub>OLIM</sub> ,<br>A2D <sub>ILIM</sub> | | | 2.5 | | V | | A2D Full Scale TH | А2Отн | Battery NTC Voltage | | | 3.5 | V | ## **SHIP MODE** (VIN = 12V, VBAT = 7.6V, $T_A$ = 25°C, unless otherwise specified.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------|-----------------------|---------------------------------|-----|------|-----|------| | SHIPM Deglitch Time Exit | tourn sys | Ship Mode Enabled | 12 | 32 | 60 | ms | | | tshipm_exit | From SHIPM pin or VIN threshold | | | | | | SHIPM Pullup Resistor Exit | Rsнірм_ри | Ship Mode Enabled | 1 | 1.35 | 2 | МΩ | | SHIPM Pullup Voltage Exit | V <sub>SHIPM_PU</sub> | Ship Mode Enabled | | 3 | | V | | SHIPM Input low threshold Exit | V <sub>SHIPM_L</sub> | Ship Mode Enabled | 1.5 | | | V | | SHIPM Input Hysteresis Exit | Vsнipм_нүsт | Ship Mode Enabled | 100 | | | mV | | SHIPM VIN Threshold Exit | Vship_vin | Ship Mode Enabled | | 3.9 | | V | | SHIPM Pull Down Resistor | R <sub>SHIPM_PD</sub> | Ship Mode Disabled | 0.7 | 1 | 1.3 | МΩ | | SHIPM Enter Voltage to Re-enter | Vship_enter | Voltage on SHIPM Pin | | 4.5 | | V | | Ship Mode | V SHIP_ENTER | Ship Mode Disabled | | | | | | SHIPM Deglitch Time to Re-enter Ship Mode | tshipm_enter | Ship Mode Disabled | 20 | 32 | 45 | ms | | SHIPM Delay entering Ship<br>Mode using I <sup>2</sup> C Register Bit | tshipm_enter_i2c | Ship Mode Disabled | 0.8 | 1 | 1.2 | S | ## LOGIC PIN CHARACTERISTICS - NOTG, NCHG, NIRQ, GPIO (VIN = 12V, VBAT = 7.6V, $T_A$ = 25°C, unless otherwise specified.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------|--------|---------------------|------|-----|-----|------| | nOTG, GPIO Input low threshold | VILO | | | | 0.4 | V | | nOTG, GPIO Input high threshold | Vihi | | 1.25 | | | V | | nCHG, nIRQ, GPIO Output Low Voltage | VoL | Sink Current = 5 mA | | | 0.4 | V | | nCHG, nIRQ, GPIO High Level<br>Leakage Current | Іон | Output = 5V | | | 1 | uA | ## I<sup>2</sup>C INTERFACE ELECTRICAL CHARACTERISTICS (VIN = 12V, VBAT = 7.6V, T<sub>A</sub> = 25°C, unless otherwise specified.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|---------------------|---------------------------------------------------------------------------------------------------------|------|-----|------|------| | SCL, SDA Input Low | VILO | V <sub>IO</sub> = 1.8V | | | 0.4 | V | | SCL, SDA Input High | Vihi | V <sub>IO</sub> = 1.8V | 1.25 | | | V | | SDA Leakage Current | Іон | SDA = 5V | | | 1 | μΑ | | SDA Output Low | VoL | I <sub>OL</sub> = 5mA | | | 0.4 | V | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | | 1000 | kHz | | SCL Low Period | tscl_low | | 0.5 | | | us | | SCL High Period | t <sub>scl_HI</sub> | | 0.26 | | | us | | SDA Data Setup Time | t <sub>SU</sub> | | 50 | | | ns | | SDA Data Hold Time | t <sub>HD</sub> | | 0 | | | ns | | Start Setup Time | <b>t</b> st | | 260 | | | ns | | Stop Setup Time | t <sub>SP</sub> | | 260 | | | ns | | Capacitance on SCL or SDA PIN | Cin | | | | 10 | pF | | Noise suppression on SCL and SDA | tdeglitch | | | | 50 | ns | | I <sup>2</sup> C Timeout Function | tout | Total time required for I <sup>2</sup> C communication to cause I <sup>2</sup> C state machine to reset | | 100 | | ms | Note1: Comply with I<sup>2</sup>C timings for 1MHz operation - "Fast Mode Plus". Note2: No internal timeout for I<sup>2</sup>C operations, however, I<sup>2</sup>C communication state machine will be reset when entering UV/POR State. Note3: This is an I<sup>2</sup>C system specification only. Rise and fall time of SCL & SDA not controlled by the IC. Note4: IC Address is factory configurable to 7'h24, 7'h66. Figure 2: I<sup>2</sup>C Data Transfer ## **FUNCTIONAL DESCRIPTION** #### General ACT2861 is a buck-boost charger with integrated MOSFETs. It provides a high efficiency, low external component count, minimal size solution for 2 to 5 cell battery charging applications. Its wide input operating range of 4V to 29V allows charging from many input sources. The ACT2861 also operates in OTG (On-The-Go) mode where it operates in reverse operation by converting the battery voltage to a regulated output voltage on the VIN pin. It autonomously switches between buck, buckboost, and boost modes depending on the input and output voltages. It is optimized for minimum quiescent current in shipping, shutdown, and standby modes. This makes it ideal for battery powered applications. SHIP mode reduces the total quiescent current to 1uA. It automatically resumes normal operation when the SHIPM pin is pulled low or power is applied to VIN. The ACT2861 can be operated in both stand-alone and host-controlled applications. External resistors set the fast charge current, input current limit, and OTG current limit. Using host controlled I<sup>2</sup>C operation, the user has full control over voltage, current, and fault settings. The IC can be configured to charge any battery chemistry. I<sup>2</sup>C operation gives the host full control of operating parameters as well as full knowledge of the operating parameters and fault conditions. A built in ADC provides input voltage, output voltage, input current, output current, and die temperature. The ADC also has one general purpose input to measure an external analog signal. The ACT2861 is highly flexible and contains many I<sup>2</sup>C configurable functions. The IC's default functionality is defined by its default CMI (Code Matrix Index), but much of this functionality can be changed via I<sup>2</sup>C. I<sup>2</sup>C functionality includes OV and UV fault thresholds, switching frequencies, current limits, precharge and fast charge current settings, charging termination voltage, JEITA settings, and more. The CMI Options section shows the default settings for each available CMI option. Contact sales@active-semi.com for additional information about other configurations. #### I<sup>2</sup>C Serial Interface To ensure compatibility with a wide range of systems, the ACT2861 uses standard I<sup>2</sup>C commands. It supports clock speeds up to 1MHz. The ACT2861 always operates as a slave device, and can be factory configured to one of two 7-bit slave addresses. The 7-bit slave address is followed by an eighth bit, which indicates whether the transaction is a read-operation or a write- operation. Refer to each specific CMI for the IC's slave address Table 1: ACT2861 I<sup>2</sup>C Addresses | 7-Bit Slave Address | | 8-Bit Write<br>Address | 8-Bit Read<br>Address | |---------------------|-----------------|------------------------|-----------------------| | 0x24h | 010 0100b | 0x48h | 0x49h | | 0x66h | 0x66h 110 0110b | | 0xCDh | The I<sup>2</sup>C packet processing state machine has a 100ms timeout function for each I<sup>2</sup>C command. If there is greater than 100ms between a start bit and a stop bit, the ACT2861 resets the I<sup>2</sup>C packet processing and sets the I<sup>2</sup>C\_FAULT bit in register 0x06h. Any time the I<sup>2</sup>C state machine receives a start bit command, it immediately resets the packet processing, even if it is in the middle of a valid packet. The I<sup>2</sup>C functionality is operational in all states except RESET. I<sup>2</sup>C commands are communicated using the SCL and SDA pins. SCL is the I<sup>2</sup>C serial clock input. SDA is the data input and output. SDA is open drain and must have a pull-up resistor. Signals on these pins must meet timing requirements in the Electrical Characteristics. For more information regarding the I<sup>2</sup>C 2-wire serial interface, refer to the NXP website: http://www.nxp.com. #### I<sup>2</sup>C Registers The ACT2861 has an array of internal registers that contain the IC's basic instructions for setting up the IC configuration, output voltages, switching frequency, fault thresholds, fault masks, etc. These registers give the IC its operating flexibility. The two types of registers are described below. Basic Volatile – These are R/W (Read and Write) and RO (Read only). After the IC is powered, the user can modify the R/W register values to change IC functionality. Changes in functionality include things like masking certain faults. The RO registers communicate IC status such as fault conditions. Any changes to these registers are lost when power is recycled. The default values are fixed and cannot be changed by the factory or the end user. Basic Non-Volatile – These are R/W and RO. After the IC is powered, the user can modify the R/W register values to change IC functionality. Changes in functionality include things like output voltage settings, startup delay time, and current limit thresholds. Any changes to these registers are lost when power is recycled. The default values can be modified at the factory to optimize IC functionality for specific applications. Please consult sales@active-semi.com for custom options and minimum order quantities. When modifying only certain bits within a register, take care to not inadvertently change other bits. Inadvertently changing register contents can lead to unexpected IC behavior. ## STATE MACHINE ACT2861 contains an internal state machine with four internal states: SHIP MODE, HIZ, OTG MODE, and CHARGE MODE. #### **SHIP MODE State** SHIP MODE is the IC's lowest power state. The ACT2861 always starts up in SHIP MODE. This mode is designed to reduce battery current during shipping. In this state, the IC is completely disabled except for the SHIPM pin and the input voltage detection circuitry. This results in 1uA of quiescent current from the battery. The IC can enter SHIP MODE via I<sup>2</sup>C, the SHIPM pin, or after a full power down of both input and battery voltage. See the SHIP MODE section for more details. #### **HIZ State** HIZ mode is a low power state with the switching converter disabled. In this mode, I<sup>2</sup>C is active and the IC configuration can be changed. The IC enters HIZ from SHIP MODE and then either stays in HIZ or transitions to OTG MODE or CHARGE MODE depending on the external voltages, the EN\_CHG pin, and the nOTG pin settings. Note that the HIZ Register overrides the EN\_CHG and nOTG pin settings and holds the IC in HIZ mode. See the HIZ section for more details. #### **CHARGE MODE** In CHARGE MODE, the ACT2861 transfers power from VIN to VBAT to charge the battery. The IC follows the Charge State Machine. While in CHARGE MODE, the nOTG pin is ignored until charge mode is disabled. See the CHARGE MODE section for more details. #### **OTG MODE** In OTG MODE, the ACT2861 transfers power from VBAT to VIN to provide a regulated supply from the battery. The IC enters this mode with the nOTG Pin or the OTG\_EN\_OVERRIDE register. Once in OTG Mode, the IC follows the OTG State Machine. While in OTG MODE, the EN\_CHG input is ignored. See the OTG MODE section for more details. ## CHARGE STATE MACHINE When the ACT2861 is in CHARGE MODE, it follows a dedicated charging state machine that autonomously handles complete battery charge control. This state machine is pre-configured for Li-lon batteries. The ACT2861 can be configured to charge any battery topology using I<sup>2</sup>C. ## Reset State (RESET) All charging starts in the RESET State. In this state, all charging is completely disabled. The IC waits until the VIN voltage is within specification and then starts the Startup Delay timer. This timer is controlled by I<sup>2</sup>C bits VIN\_STRT\_DLY[1:0] in register 0x0Dh. During this state the nCHG pin is pulled low to indicate charging is in progress. The Low Battery Safety timer and the Fast Charge Safety Timer are both held in reset in this state. #### Dead Battery Condition State (SCOND\_DB) This charging state protects against dead batteries or battery packs where the internal battery FET has opened. The ACT2861 always enters this state after a valid input voltage is applied and the Startup Delay timer is expired. If the total battery voltage is less than 3V, the IC stays in this state and sources 10mA to the battery. In many cases, the internal battery FET is opened and the 10mA source current will reset the battery FET. The IC exits this state when the battery voltage increases above 3V for > 256us. The Low Battery Safety Timer runs in this mode. During this state the nCHG pin is pulled low to indicate charging is in progress. #### **Battery Short Condition State (SCOND)** This state also protects against dead batteries. It provides a reduced charge current to protect over-discharged batteries. The default charging current is 100mA, but this can be modified via I<sup>2</sup>C bits VBAT\_SHORT\_CURRENT in register 0x0Bh. During normal charging, the charger enters SCOND when the battery voltage is greater than 3V for 16ms. The system continuously monitors the battery voltage and if the battery voltage is greater than the VBATSHORT voltage threshold for 16ms, the charger exits the SCOND state and moves to the Precondition state. The battery short detection voltage, VBAT\_SHORT, is adjustable by I<sup>2</sup>C bits VBAT\_SHORT in register 0x0Bh. Note: If the battery **Figure 3: Operating Modes State Machine** voltage is above the VBATSHORT voltage when entering this state, the charger still charges at the ISHRT current for 16ms before moving to the Precondition state. During this state, the Low Battery Safety Timer is running to detect fault conditions or bad battery. See the Charge Safety Timers section for further details. The Low Battery Safety Timer is a cumulative timer for the SCOND, and PCOND states and is fixed at 2 hours. A Safety Timer timeout or Battery OV during this state causes the charger to move to the Fault State, which disables charging. An input voltage OV or UV condition also moves the state machine into the Fault state. Finally, a fault on the VREG LDO, which is not masked with the DIS\_CHG\_VREG\_FLT register also moves the state machine into the Fault state. During this state, the VIN voltage and VIN Current regulation loops are active to ensure the input supply power ratings are not exceeded. Additionally, the thermal regulation loop is active to keep the ACT2861 junction temperature at or below the desired maximum junction temperature. See the appropriate sections for more details. During this state the nCHG pin is pulled low to indicate charging is in progress. # Battery Short Condition Temp Suspend (SCSUS-PEND) This state prevents charging when the battery temperature measured by the TH pin exceeds the JEITA or Battery Temp registers settings for Hot or Cold. All switching stops and charging is suspended. The state machine only enters SCSUSPEND from the SCOND state. The charger transitions back to the SCOND state and resumes charging when the temperature returns to allowable levels. The system can force the IC out of the SCSUSPEND state by disabling the TH input via I<sup>2</sup>C. In this state, the Low Battery Safety Timer is suspended, but held at its current value, in SCSUSPEND state. The timer resumes counting when charging resumes. During this state the nCHG output pin blinks at 1HZ to indicate a fault condition. #### **Battery Precondition Condition State (PCOND)** The PCOND state preconditions the battery with a low charge current to avoid damage to fully discharged batteries. In this state the charger charges the battery at the IPRECHG level. The default precharge current is 10% of the fast charge current which is set by the OLIM resistor. It is adjustable between 5% and 20% of the fast charge current using the I2C bits IPRECHG[3:0] in register 0x19h. During normal charging, the charger enters PCOND when the battery voltage is greater than VBATSHORT for 16ms. The system continuously monitors the battery voltage and if the battery voltage is greater than the VBAT\_LOW voltage threshold for 16ms, the charger exits the PCOND state and moves to the Fast Charge state. Note: If the battery voltage is above the VBAT\_LOW voltage when entering this state, the charger still charges at the IPRECHG current for 16ms before moving to the Fast Charge state. During this state, the Low Battery Safety Timer is running to detect a fault conditions or bad battery. See the Fast Charge Safety Timers section for further details. The Low Battery Safety Timer is a cumulative timer for the SCOND and PCOND states and is fixed at 2 hours. A Low Battery Safety Timer timeout or Battery OV fault during this state causes the charger to move to the Fault State, and disable charging. An input voltage UV or OV condition also moves the state machine into the Fault state. Finally, a fault on the VREG LDO, which is not masked with the DIS\_CHG\_VREG\_FLT register moves the state machine into the Fault state. During this state, the VIN voltage and VIN Current regulation loops are active to ensure the input supply power ratings are not exceeded. Additionally, the thermal regulation loop is active to keep the ACT2861 junction temperature at or below the desired maximum junction temperature. See the appropriate sections for more details. During this state the nCHG pin is pulled low to indicate charging is in progress. # Battery Precondition BAT Temp Suspend (PCSUS-PEND) This state prevents charging when the battery temperature measured by the TH pin exceeds the JEITA or Battery Temp registers settings for Hot or Cold. The state machine only enters PCSUSPEND from the PCOND state. The charger transitions back to the PCOND state and resumes charging when the temperature returns to allowable levels. The system can force the IC out of the PCSUSPEND state by disabling the TH input via I<sup>2</sup>C. In this state, the Low Battery Safety Timer is suspended, but held at its current value. The timer resumes counting when charging resumes. During this state the nCHG output pin blinks at 1HZ to indicate a fault condition. #### **Battery Fast Charge State (FASTCHG)** The Fast Charge state is the state where charger provides full charging current to the battery. The ACT2861 voltage and temperature protections ensure that the battery only enters the Fast Charge state when the conditions are safe for fast charging. During normal charging, the charger enters FASTCHG when the battery voltage is greater than VBAT\_LOW for 16ms. If the charge current drops below ITERM for 750ms, the charger assumes the battery is charged and the state machines moves to either Charge Termination state or the Charge Full State. In the FASTCHG state, the charger regulates the constant charging current, ICHG, until the battery voltage reaches the VBAT\_REG voltage. Then it regulates the battery voltage to a constant voltage. If in voltage regulation mode and current is pulled from the battery causing its voltage to drop below VBAT\_REG, the charger seamlessly switches back into constant current mode. When the battery voltage reaches the VBAT\_REG voltage, the current slowly decays as the battery "tops off". When the current drops to the termination current, ITERM, the battery is fully charged. The VBAT\_REG battery voltage can be adjusted using the I<sup>2</sup>C bits VTERM[10:0] bits in registers 0x11h and 0x12h. The ICHG current can be controlled with the external resistor on the OLIM pin and by the I<sup>2</sup>C bits IFCHG[6:0] in register 0x18h. The I<sup>2</sup>C current adjustable is programmed as a percentage of the full current level set by the OLIM resistor. The termination current can be adjusted using the I<sup>2</sup>C bits ITERM[3:0] in register 0x19h. In this state, the Low Battery Safety Timer is turned off and reset. The Fast Charge Safety Timer starts running at the nominal rate to detect faults with battery charging. This timer can be adjusted between 30 minutes and 16 hours, using the I<sup>2</sup>C bits FC\_SAFETY\_TIMER in register 0x1Bh. If a battery temperature fault condition is detected, the charger moves to the FAULT state. See the Charge Safety Timers section for further details. A Fast Charge Safety Timer timeout or Battery OV fault during this state causes the charger to move to the Fault State, and disable charging. An input voltage UV or OV condition also moves the state machine into the Fault state. Finally, a fault on the VREG LDO, which is not masked with the DIS\_CHG\_VREG\_FLT register moves the state machine into the Fault state. If the battery voltage drops below the VBAT\_LOW voltage for 16ms, the charger goes back into the Battery Precondition state. During this state, the VIN voltage and VIN Current regulation loops are active to ensure the input supply power ratings are not exceeded. Additionally, the thermal regulation loop is active to keep the ACT2861 junction temperature at or below the desired maximum junction temperature. See the appropriate sections for more details. During this state the nCHG pin is pulled low to indicate charging is in progress. ## Fast Charge Temp Suspend (FCSUSPEND) This state prevents charging when the battery temperature measured by the TH pin exceeds the JEITA or Battery Temp registers settings for Hot or Cold. The state machine only enters FCSUSPEND from the FASTCHG state. The charger transitions back to the FASTCHG state and resumes charging when the temperature returns to allowable levels. The system can force the IC out of the FCSUSPEND state by disabling the TH input via I<sup>2</sup>C. In this state, the Fast Charge Safety Timer is suspended, but held at its current value. The timer resumes counting when charging resumes. During this state the nCHG output blinks at 1HZ to indicate a fault condition. ## **Charge Full State (CHGFULL)** The Charge Full state functionality is the same as the FASTCHG state. The charger can stay in the CHGFULL state indefinitely. It keeps a fully charged battery regulated to the VBAT\_REG voltage. If something pulls current from the battery, the charger supplies current to maintain the battery voltage at VBAT\_REG. The maximum charge current is still limited by the external OLIM resistor and the IFCHG[6:0] register. During normal charging, the charger enters CHGFULL state from the FASTCHG state when the charging current drops below ITERM for greater than 750ms AND the $I^2C$ bit EN TERM = 0. If the charge current exceeds the ITERM current for 16ms, or if the battery voltage drops below VBAT\_GOOD for 16ms, the IC exits the Charge Full state and moves back to the FASTCHG state. A Battery Temp or Battery OV fault during this state causes the charger to move to the Fault state and disable charging. An input UV or OV condition also moves the state machine into the Fault state. Finally, a fault on the VREG LDO, which is not masked with the DIS\_CHG\_VREG\_FLT register moves the state machine into the Fault state. In this state, the Fast Charge Safety Timer and the Low Battery Safety Timer are reset and held at 0. During this state the nCHG pin is HIZ to indicate the charging has completed and the Fast Charge Safety Timer is reset and held at 0. #### Charge Full Suspend (CFSUSPEND) This state prevents charging when the battery temperature measured by the TH pin exceeds the JEITA or Battery Temp registers settings for Hot or Cold. The state machine only enters CFSUSPEND from the CHGFULL state. The charger transitions back to the CHGFULL state and resumes charging when the temperature returns to allowable levels. The system can force the IC out of the CFSUSPEND state by disabling the TH input via I<sup>2</sup>C. In this state, the Fast Charge Safety Timer is still held at 0. During this state the nCHG output blinks at 1HZ to indicate a fault condition. #### **Battery Termination State (CHGTERM)** In this state, the charger is disabled and does not supply any current to the battery. It monitors the battery voltage to check for the condition when the battery voltage drops to VTERM-VRECHARGE. The VRECHARGE voltage is typically 100mV or 150mV per cell. Once the battery voltage drops below the threshold, the IC enters the Fast Charge state and recharges the battery. During normal charging, the charger enters this state when the charging current drops below ITERM for greater than 750ms AND the $I^2C$ bit EN\_TERM = 1. In this state, the Fast Charge Safety Timer and the Low Battery Safety Timer are reset and held at 0. Figure 4: Charger State Machine Rev 4.0, 17-Oct-2018 A Battery Temp or Battery OV fault during this state causes the charger to move to the Fault state and disable charging. An input UV or OV condition also moves the state machine into the Fault state. Finally, a fault on the VREG LDO, which is not masked with the DIS\_CHG\_VREG\_FLT register moves the state machine into the Fault state. The nCHG pin is HIZ to indicate the charging has completed and the Fast Charge Safety Timer is reset and held at 0. #### **Charge Termination Suspend (CTSUSPEND)** This state prevents charging when the battery temperature measured by the TH pin exceeds the JEITA or Battery Temp registers settings for Hot or Cold. The state machine only enters CTSUSPEND from the CHGTERM state. The charger transitions back to the CHGTERM state and resumes charging when the temperature returns to allowable levels. The system can force the IC out of the CTSUSPEND state by disabling the TH input via I<sup>2</sup>C. In this state, the Fast Charge Safety Timer is still held at 0. During this state the nCHG output blinks at 1HZ to indicate a fault condition. #### Fault Mode (FAULT) This state protects the battery against all system level faults by disabling the charger and preventing any additional current to go to the battery. The charger enters the FAULT state if any of the following occurs: - 1. Fast Charge Safety Timer Timeout If the timer exceeds the setting in the FC\_SAFETY\_TIMER[4:0] register 0x1Bh, then the charger enters the FAULT state. It stays in the FAULT state until this timer is reset with the I²C bit DIS\_SAFETY\_TIMER in register 0x1Bh. Any condition that clears the Fast Charge Safety timer makes the charger exit the FAULT state and returns the charger to the RESET state to start charging again. The Fast Charge Safety timer can be reset by setting the I²C bit DIS\_SAFETY\_TIMER = 1. The charger also exits the FAULT state if the IC is enters HIZ or SHIPMODE. Refer to the Operating Modes State Machine Diagram for more details. - 2. Low Battery Safety Timer Timeout If the timer exceeds 120 minutes for the states when VBAT is less than VBAT LOW, then the charger enters the FAULT state. It stays in the FAULT state until this timer is reset with the I<sup>2</sup>C bit DIS\_SAFETY\_TIMER in register 0x1Bh. Any condition that clears the Low Battery Safety Timer makes the charger exit the FAULT state and returns the charger to the RESET state to start charging again. The Low Battery Safety Timer can be reset by setting the I<sup>2</sup>C bit DIS\_SAFETY\_TIMER = 1. The charger also exits the FAULT state if the IC is enters HIZ or SHIPMODE. Refer to the Operating Modes State Machine Diagram for more details. **3. VBAT OV Fault** – This fault can be latching or non-latching depending on the I<sup>2</sup>C bit DIS\_VBAT\_OVP in register 0x01h setting. If DIS\_VBAT\_OVP=0, then a battery overvoltage fault is latching. This requires the IC to exit the Charge state to exit the charger FAULT state. Exit the Charge state with the EN\_CHG pin or any other method shown in the Operating Modes State Machine Diagram If DIS\_VBAT\_OVP=1, then a battery overvoltage fault is not latching. The charger exits the FAULT state and returns to the RESET state when the overvoltage fault clears. A 40msec deglitch timer is available to prevent false OV fault detection due to noise or short battery voltage transients The I<sup>2</sup>C bit VBAT\_OV\_DEGLITCH\_EN in register 0x0Bh sets the deglitch time. Setting this bit = 1 gives a 40ms deglitch time. Setting it = 0 gives a 5us deglitch time. - **4. VIN OV or VIN UV Fault** If the VIN voltage exceeds the UVLO or OVLO thresholds, the charger stops charging and enters the FAULT state. Once the input voltage returns to an acceptable level, the IC returns to the RESET state to restart the charging process. - **5. VREG LDO Fault** If the VREG LDO is not within regulation or in an overcurrent condition, the charger enters the FAULT state. Once the fault condition has been removed from the LDO, the charger returns to the RESET state to restart the charging process. This fault can be ignored, if I<sup>2</sup>C bit DIS\_CHG\_VREG\_FLT in register 0x0Dh = 1. If this bit = 1, the charger does NOT go to the FAULT state with a VREG LDO fault. - **6. Die Thermal Shutdown (TSD)** If the die temperature exceeds TSHUT (160°C) the charger moves into the FAULT state until it cools down by the thermal hysteresis, TSHUT\_HYST (30°C). This fault cannot be cleared or masked. The IC must cool down before exiting the FAULT state. Once the IC cools down, it automatically clears this fault, exits the FAULT state, and returns to the RESET state to resume charging. - 7. Watchdog Fault If the watchdog timer is enabled and the timer ties out, the Watchdog fault holds the charger in the FAULT state until the watchdog timer is reset or cleared. It can be reset by writing a 1 to the I<sup>2</sup>C bit WATCHDOG\_RESET or by disabling the Watchdog timer with I<sup>2</sup>C bit WATCHDOG[1:0]=00. **8. FET\_OC** – If any of the FET currents reach the overcurrent limit threshold for 16 cycles in a row, the IC enters FET\_OC fault. The fault latches and the IC must EXIT the Charge state to clear the latch. Exit the Charge state with the EN\_CHG pin or any other method shown in the Operating Modes State Machine Diagram When the IC is in the FAULT state, the switching charger is disabled and the charge current to the battery is 0A. When in the FAULT state, the nCHG pin blinks at a 1HZ rate to indicate a fault condition. ## **OTG STATE MACHINE** The ACT2861 has a dedicated OTG state machine. This state machine handles the startup, normal operation and fault conditions in OTG mode. #### OTG Reset State (OTG\_RST) The OTG state machine always starts from the OTG\_RST state. All OTG operation starts from this state. In this state, the switcher is disabled and the state machine is waiting for all the required conditions to move to the OTG SS state. After all the following fault conditions are cleared, the IC starts the OTG Enable Delay Timer. This timer is controlled by I<sup>2</sup>C bit OTG\_EN\_DLY[1:0] in register 0x0Fh. Once the timer has expired, the state machine moves to the OTG SS state. #### **OTG Reset Faults:** OTG\_VBAT\_CUTOFF voltage: This fault is active when the battery voltage is lower than the programmed OTG battery cutoff voltage. The cutoff voltage is set by I<sup>2</sup>C bit OTG\_VBAT\_CUTOFF in register 0x0Fh. This fault self-clears when VBAT is higher than the OTG battery cutoff voltage. VREG LDO OK – This fault is set when an LDO fault is detected. This includes the 100msec timeout period. This fault automatically clears when the VREG LDO has exited the faulted condition. Note: This fault can be masked to allow the state machine to exit OTG\_RST while there is a fault on the VREG LDO by using the I<sup>2</sup>C bit DIS OTG VREG FLT in register 0x10 Bit 1. **OTG HOT or OTG COLD**: This fault is active if the battery temperature as detected on the TH pin is above or below the programmed temperature thresholds. This fault self-clears when the battery temperature goes back into the allowable range. Watchdog Timer Fault: This fault is active if the watchdog timer is enabled and the timer times out. This fault clears when the watchdog timer is reset or cleared. It can be reset by writing a 1 into the $I^2C$ bit WATCH-DOG\_RESET in register 0x00h. It can be cleared by disabling the watchdog timer by setting $I^2C$ bits WATCHDOG[1:0] = 0x00h. During this state, the Fast Charge Safety and Low Battery Safety Timer timers are suspended and held at their current value. **FET Overcurrent Fault**: This fault is set if a switching FET exceeds the cycle-by-cycle current limit for 8 (or 16) consecutive cycles. The FET\_OC fault is latched. To clear this latch, the IC must exit the OTG mode and enter HIZ mode. This is typically accomplished by toggling the nOTG pin or setting the HIZ register to 1. **VBAT Overvoltage**: This fault is set if VBAT exceeds the V<sub>OTG\_BAT\_OV</sub> voltage. The OV fault self-clears when VBAT drops below V<sub>OTG\_BAT\_OV</sub> and the IC exits the OTG\_RST state. **Die Thermal Shutdown (TSD)**: This fault is active when die temperature exceeds the T<sub>SHUT</sub> (160°C) temperature. This fault self-clears when the die temperature cools down by the temperature hysteresis, T<sub>SHUT\_HYST</sub> (30°C). This fault cannot be cleared or masked. The IC must cool down before exiting the OST RST state. ## OTG Softstart State (OTG\_SS) In this state, the IC enables the converter and softstarts the OTG output voltage. The state machine enters OTG\_SS from the OTG\_RST state when all faults are cleared. The state machine transitions to the OTG\_REG state after the OTG output is softstarted an in regulation. The softstart time is controllable by the I<sup>2</sup>C bit OTG\_SS in register 0x0Eh. If a fault occurs during the softstart, the state machine jumps back to the OTG\_RST state and disables the converter. Once the soft start is done, the IC jumps to the OTG\_REG state. #### OTG Regulation State (OTG\_REG) The normal regulation occurs in the OTG\_REG state. If a major fault occurs during operation the IC will jump back to the reset state and disable the converter. During this state, the converter can be disabled with a light load condition. Additionally, if the output drops below $V_{\text{OTG\_UVP}}$ (3.0V), the IC will go into a hiccup mode to protect the output in a shorted condition. Figure 5: OTG State Machine Diagram ## OTG Light Load Disable State (OTG\_LL\_DIS) In the state, the converter is disabled to minimize load on the battery. It prevents the converter from switching with no load. The state machine enters OTG\_LL\_DIS when it senses a light load for longer than the light load time out time. This time is set by I<sup>2</sup>C bit OTG\_OFF\_DLY[1:0] in register 0x0Eh. Note that the converter only enters OTG\_LL\_DIS when operating in buck mode. It does not enter OTG\_LL\_DIS when in boost or buck-boost mode. The state machine can only exit OTG\_LL\_DIS when the IC exits the OTG Mode by the nOTG pin or HIZ register. ## OTG Hiccup / Vout Fault State (OTG\_HICCUP) This state is a fault state that minimizes overall IC power dissipation in extreme output overload conditions. The state machine enters this state when the OTG output cannot support the load. When the OTG output reaches the maximum programmed output current, it clamps the current and the voltage starts to drop. If the load increases, the output voltage drops even further. If it drops below $V_{\text{OTG\_UVP}}$ (3.0V), the converter is disabled for 3s. After 3s, it automatically moves to OTG\_RST and restarts. If there is a fault on the output, this cycle continues until the fault is removed. ## **PIN FUNCTIONS** #### VIN VIN is the ACT2861 input power pin when in CHARGE mode. It is also the input voltage sense input. VIN is the ACT2861 output power pin when in OTG mode. The OTG output voltage is regulated at the VIN pin. Connect input bypass capacitors directly between VIN and PGND. #### **ISRP** ISRP is the positive sense pin for input current sensing when the ACT2861 is in Charge mode. It is the negative sense pin for output current sensing when the IC in in OTG mode. ISRP requires an input RC filter. Refer to the **Setting Charge Current** section for more details. ISRP must be Kelvin connected to the input current sense resistor. Connect the input current sense resistor between ISRP and ISRN. #### **ISRN** ISRN is the negative sense pin for input current sensing when the ACT2861 is in Charge mode. It is the positive sense pin for output current sensing when the IC in in OTG mode. ISRN requires an input RC filter. Refer to the **Setting Charge Current** section for more details. ISRN must be Kelvin connected to the input current sense resistor. Connect the input current sense resistor between ISRP and ISRN. ## **SW1, SW2** SW1 and SW2 are the switch nodes for the internal buck-boost converter. SW1 switches between VIN and PGND when the IC operates in buck and buck-boost modes. SW2 switches between VBAT and PGND when the IC operates in buck-boost and boost modes. Connect the inductor between the SW1 and SW2 pins. #### HSB1. HSB2 HSB1 and HSB2 provide power to the internal high-side MOSFET gate driver circuitry. Connect a 47nF capacitor from HSB1 to SW1. Connect a 47nF capacitor from HSB2 to SW2. #### **VBAT** VBAT is the battery charger output power pin when in CHARGE mode. Is the input power pin in OTG mode Connect input bypass capacitors directly between VBAT and PGND. ## **VBATS** VBATS is the battery voltage sense pin. The battery voltage is regulated at the VBATS pin. Kelvin connect input VBATS as close to the battery input terminals as possible. #### **OSRP** OSRP is the positive sense pin for battery charge current sensing when the ACT2861 is in Charge mode. It is the negative sense pin for the input battery current sensing when the IC in in OTG mode. OSRP requires an input RC filter. Refer to the **Setting Charge Current** section for more details. OSRP must be Kelvin connected to the battery charge current sense resistor. Connect the battery charge current sense resistor between OSRP and OSRN. #### **OSRN** OSRN is the negative sense pin for battery charge current sensing when the ACT2861 is in Charge mode. It is the positive sense pin for input battery current sensing when the IC in in OTG mode. OSRN requires an input RC filter. Refer to the **Setting Charge Current** section for more details. OSRN must be Kelvin connected to the battery charge current sense resistor. Connect the battery charge current sense resistor between OSRP and OSRN. #### ILIM ILIM sets the maximum input current in CHARGE mode. It sets the maximum output current in OTG mode. Connect a resistor between ILIM and AGND to set the current limits. The ILIM current limit can be scaled using I<sup>2</sup>C. In some operating conditions, ILIM requires additional RC compensation. Refer to the **Charging – Maximum Current Input** section for more details. #### OLIM OLIM sets the maximum battery charge current in CHARGE mode. It sets the maximum battery input current in OTG mode. Connect a resistor between OLIM and AGND to set the current limits. The OLIM current limit can be scaled using I<sup>2</sup>C. In some operating conditions, OLIM requires additional RC compensation. Refer to the **Setting Charge Current** section for more details. #### **INTBP** INTBP is the internal bias voltage output pin. INTBP is supplied by an internal linear regulator. Do not power external circuity from the INTBP pin. Connect a 100nF ceramic capacitor between INTBP and AGND. #### **VREG** VREG is the internal LDO output pin. The internal LDO is programmable between 2V and 5.1V. Its maximum output current capability 100mA. Connect a 1uF ceramic capacitor between VREG and AGND #### TH TH is the battery temperature sense input. Connect a negative temperature coefficient thermistor from TH to AGND. This pin provides a constant current output and the voltage at this pin is used to calculate the battery temperature. If temperature sensing is not used, leave TH open and set register bit "DIS\_TH" to a 1 #### nOTG nOTG is the active low OTG enable input. Pulling nOTG low enables OTG mode when I<sup>2</sup>C bit EN\_OTG is set. The nOTG polarity is configurable via NVM to make it active low or active high. Active low is the default. nOTG is 5V compliant. ## **EN\_CHG** EN\_CHG is the active high charge enable input. Pulling EN\_CHG high enables the charger. EN\_CHG is 5V compliant. ## nCHG nCHG is an open drain charge status pin. It indicates the charger status. It goes low to indicate that charging is in progress. It goes HIZ to indicate charging is complete or disabled. When fault condition occurs, nCHG blinks at 1HZ. See Charge Status Pin (nCHG) section for list of faults and further description. #### ICOMP/GPIO ICOMP/GPIO is a dual function pin. It is the OTG mode compensation pin. Connect the compensation components between ICOMP/GPIO and AGND. If OTG mode is not used, this pin can be programmed to be a GPIO via I<sup>2</sup>C. #### A<sub>2</sub>D This is the A2D input. Connect this pin directly to the voltage to be measured. Note that the ADC full scale input voltage is 2.5V. ## nIRQ ACT2861 has an interrupt pin to inform the host of any fault conditions. In general, any IC function with a status bit asserts nIRQ pin low if the status changes. The status changes can be masked by setting their corresponding register bits. If nIRQ is asserted low, the fault must be read before the IC deasserts nIRQ. If the fault remains after reading the status bits, nIRQ remains asserted. Refer to the nIRQ Interrupt Pin (nIRQ) section for more details. nIRQ is an open-drain output and should be pulled up to an appropriate supply voltage with a $10k\Omega$ or greater pull-up resistor. nIRQ is 5V compliant #### SHIPM SHIPM is the SHIP mode pin. If the IC is in SHIP mode, pulling it low for 32ms moves the state machine to the HIZ state which enables IC to startup into either CHARGE mode or OTG mode. If not used, connect SHIPM to AGND. #### SCL, SDA SCL and SDA are the I<sup>2</sup>C clock and data pins to the IC They have standard I<sup>2</sup>C functionality. They are opendrain outputs and each require a pull-up resistor. The pull-up resistor is typically tied to the system's uP IO pins. The pullup voltage can range from 1.8V to 5.0V. SCL and SDA are open drain and are 5V compliant. #### **PGND** The PGND pin is the buck-boost converters' power ground. The internal FETs connect directly to the PGND pins. The power supply input and output capacitors must connect to the PGND pins. #### **AGND** The AGND pin is the IC's analog ground pin. It is a "quiet" ground pin that is separate and isolated from the high power, high current carrying PGND ground plane. Connect the non-power components to AGND. AGND must be Kelvin connected to the PGND pin in a single location. #### **Exposed PAD** The Exposed pad is connected directly to the PGND pins and must be soldered to the top side ground plane. Place thermal vias under the Exposed PAD to improve the IC's thermal performance. ## **BUCK-BOOST OPERATION** The ACT2861 is a monolithic buck-boost charger with On-The-Go (OTG). As a result, it can operate in both charge mode and OTG mode. In charge mode, the IC converts power from VIN to VBAT to charge a 2S to 5S battery. In OTG mode, it converts power from the battery to VIN to provide a regulated output voltage. Four internal, low resistance, NMOS switches minimize the application circuit size and reduce power losses to maximize efficiency. Internal high side gate drivers, which require only two small external capacitors, further simplify the design process. An advanced switch control algorithm allows the buck-boost converter to maintain charge or OTG output voltage regulation with input voltages that are above, equal to, or below the regulated output voltage. The ACT2861 automatically transitions between these three operating modes, depending on the input to output voltage ratios. ## **Power Stage** Figure 6 shows the 4-switch, buck-boost power stage. The converter operates with current mode control. The internal control algorithm reconfigures the IC between a buck, a boost, and a buck-boost topology as needed. This reduces power dissipation and maximizes efficiency because only two FETs switch when in it operates in buck or boost mode. Table 2 shows the switch configuration in each topology. Note that this table is valid for Charge mode. In OTG mode, power flows in the opposite direction, so the switching modes are reversed. The voltage transition between buck to buckboost and from buck-boost to boost modes is set by I2C bits XOVER ADJ BUCK and XOVER ADJ BOOST. With a fixed input voltage and an increasing battery voltage, the IC switches from buck mode to buck-boost mode when VIN - VBAT < XOVER AJD BUCK, which is typically 1V. It switches from buck-boost to boost mode when VBAT - VIN > XOVER\_ADJ\_BOOST, which is typically 2V. These values are set at the factory to optimize efficiency and performance for each CMI. The power stage is bi-directional and provides power in both directions. When charging, power flows from VIN to VBAT. In OTG mode, power flows from VBAT to VIN. Q1-Q4 are all internal, N-ch MOSFETs to minimize size and maximize efficiency. Figure 6: 4-Switch Buck-Boost Power Stage **Table 2: Buck-Boost Switch Configuration** | | CHARGE MODE | | | | | | |----|-------------|----------------|-----------|--|--|--| | | BUCK | BUCK-<br>BOOST | BOOST | | | | | Q1 | SWITCHING | SWITCHING | ON | | | | | Q2 | SWITCHING | SWITCHING | OFF | | | | | Q3 | OFF | SWITCHING | SWITCHING | | | | | Q4 | ON | SWITCHING | SWITCHING | | | | Figure 7 shows the power stage operating modes. A typical example of how the converter switches between modes can be explained with an example using a 15V input source to charge a 4S Li-Ion battery. When fully discharged, the battery voltage is 12V. With VIN=15V and VBAT=12V, the control loop operates in Buck mode at point A. As the battery charges, the operating mode maintains buck mode until it crosses the threshold between buck mode and buck-boost mode. When the batteries are charged at 15V, the control loop operates at point B in Buck-Boost mode. The 4S battery reaches charge termination voltage at 17.4V. In this case, the control loop operates at point C, which is still Buck-Boost mode. If the input voltage dropped from 15V to 12V, the control loop will move to point D and operate in Boost mode. Figure 7: ACT2861 Operating Modes #### **PFM/PWM Operation** At light loads, the ACT2861 operates in the PFM (pulse skipping) mode to reduce switching losses in Charge mode and OTG mode. PFM mode can be disabled by the I<sup>2</sup>C bit OTG\_DIS\_PFM/CHG\_DIS\_PFM in register 0x10h. Setting this bit to 0 enables PFM mode. Setting this bit to 1 forces PWM mode. This bit controls both Charge mode and OTG mode. #### **Out-of-Audio Mode** When the IC operates in PFM mode, it reduces the switching frequency. At very light loads, the IC can switch in the audio range. The ACT2861 features an Out-of-Audio mode that prevents switching below 31.25kHz. Set the I<sup>2</sup>C bit AudioFreqLimit = 1 to enable this feature. ## **GENERAL DESCRIPTION** #### Startup When power is first applied, the ACT2861 always starts up in SHIP mode. If only a battery is present, the IC remains in SHIP mode until the SHIPM pin is pulled to ground. The IC then enters HIZ mode where its internal LDO, VREG, is enabled. In HIZ mode, the IC can communicate via I<sup>2</sup>C. If power is applied to VIN, the ACT2861 powers up into SHIP mode and then transitions to HIZ mode when the voltage goes above 3.9V. At this time, the internal POK, power ok, signal is released and all registers are reset to their default values. Depending on the EN\_CHG and nOTG inputs, the IC then either stays in HIZ mode or moves to the OTG or CHARGE modes. #### **VREG LDO** The ACT2861 contains a 100mA internal linear regulator that can be used to power other circuity in the system. VREG is enabled when the IC enters HIZ mode and the following two conditions are valid: VIN is above UVLO (3.9V) or VBAT is above VBATU-VLO (3.9V) $I^2C$ bit VREG\_DIS in register 0x01h = 0. This register bit can be programmed Hi or Low from the factory to match system level requirements. The VREG output voltage is programmable between 2.0V and 5.1V in 100mV steps via I<sup>2</sup>C bits VREG[4:0] in register 0x11h. $V_{VREG} = 2.0V + 0.1V * VREG[4:0].$ Where VREG[4:0] is the decimal equivalent of the value in this register. For example, if VREG[4:0] = 01101b (13 decimal), the output voltage = 2.0V + 0.1V \* 13 = 3.3V. The VREG input can come from either the VIN pin or the VBAT pin. The ACT2861 contains a Smart Diode Selector input that minimizes power dissipation by selecting the lower of these two input sources. When the IC operates in OTG Mode or Charger Mode, the IC powers VREG from the lower of the VIN or VBAT pins. However, if the lower voltage pin cannot provide the headroom needed to regulate VREG, it selects the higher voltage pin. When the converter is in HIZ mode, VREG is powered from VIN when possible. If VIN is not present or is not high enough to support the programmed output voltage, VREG is powered from VBAT. The Smart Diode Selector can be overridden and manual control can be selected using the I<sup>2</sup>C bits VREG\_OVERRIDE and VREG\_SELECT in register Rev 4.0, 17-Oct-2018 0x0Bh. When VREG\_OVERRIDE = 0, the Smart Diode Selector is active. When VREG\_OVERRIDE = 1, the VREG input is determined by VREG\_SELECT. When VREG\_SELECT = 0, the input is VIN. When VREG\_SELECT = 1, the input is VBAT. If VREG LDO is overloaded or not within spec, the buckboost converter shuts down, and $I^2C$ fault bit VREG\_OC\_UVLO in register 0x05h is set to 1. Additionally, if VREG is held in current limit for more than 90us, it shuts down for 100ms to prevent damage. It tries to restart after 100ms. It continues this cycle until the current limit condition is removed. VREG also contains UVLO detection, which is set to 88% of the programmed output voltage. If the VREG output is in current limit for 90usec, or the VREG voltage is below the UVLO threshold while the IC is in Charge mode, the charger state machine moves to the FAULT state and stops charging. If in OTG mode, the OTG state machine moves to the OTG\_RST state. In both cases, the buck-boost converter stops switching. VREG can be programmed to ignore an overvoltage or undervoltage fault with I<sup>2</sup>C bits DIS\_CHG\_VREG\_FLT in register 0x0Dh and DIS\_OTG\_VREG\_FLT in register 0x10h. If these bits are set to 1, Charge or OTG mode continue to operate through the fault condition. VREG requires a high quality, low-ESR, ceramic output capacitor. A 1uF is typically suitable, but this value can be increased without limit. The output capacitor should be a X5R, X7R, or similar dielectric. The effective output capacitance must be greater than 0.7uF to ensure LDO stability. VREG contains a fixed 250us soft-start to reduce inrush current #### **Interrupt Output Pin (nIRQ)** The nIRQ output pin can be used to signal a fault or other system effects. The conditions below can assert the nIRQ pin. All fault conditions can be individually masked using the I<sup>2</sup>C nIRQ Control Registers 0x1Eh, 0x1Fh, and 0x20h. To clear the interrupt and de-assert the nIRQ pin, write a 1 into I<sup>2</sup>C bit nIRQ\_CLEAR in register 0x05h. nIRQ\_CLEAR is a self-clearing register bit. nIRQ\_CLEAR always returns a 0 when read, even after it is set to 1. #### **General nIRQ Fault Conditions** Watchdog Expired - If the watchdog timer expires at any time, it asserts nIRQ. This is a level sensitive function. The watchdog timer must be reset or disabled and a 1 must be written into nIRQ CLEAR to de-asserted nIRQ. - 2. VREG LDO Overcurrent or Under-voltage Lockout Any time the VREG LDO is in overcurrent or under-voltage lockout, nIRQ is asserted. This is a level sensitive function. VREG must be in regulation AND a 1 must be written into nIRQ\_CLEAR to deassert nIRQ. If the VREG LDO is in the 100ms shutdown wait period, it will not clear the nIRQ output. This fault is detected in HIZ mode, Charge Mode, and OTG Mode. - 3. Battery voltage is lower than VBAT\_GOOD Any time the VBAT pin voltage falls below the VBAT\_GOOD threshold, nIRQ is asserted. This is an edge triggered function after a 16ms deglitch. Write 1 to into nIRQ\_CLEAR to deassert nIRQ. VBAT\_GOOD is not checked in HIZ mode, so nIRQ is not triggered in HIZ mode. If VBAT is lower than VBAT\_GOOD in HIZ mode, nIRQ is not triggered, but it is immediately triggered when the IC moves into the Charge or OTG modes. - 4. Over Temperature Shut Down Any time the die temperature exceeds the T<sub>SHUT</sub> (160°C) threshold, nIRQ is asserted. This is a level sensitive function. The die temperature must be below the T<sub>SHUT\_HYST</sub> AND a 1 must be written into nIRQ\_CLEAR to deassert nIRQ. Die TSD is active in all modes. - 5. FET Overcurrent Fault If the IC is disabled from switching because of a FET overcurrent fault, nIRQ is asserted. This is a level sensitive function. This fault is latched, so the latch must cleared by manually going into HIZ Mode AND a 1 must be written into nIRQ\_CLEAR to deassert nIRQ. This fault can only be triggered in CHG or OTG mode. - 6. ADC Data Ready If the ADC is enabled, and a conversion is completed, nIRQ is asserted. This is an edge triggered event. A 1 must be written into nIRQ\_CLEAR to deassert nIRQ. This is active in all modes when the ADC is enabled. - 7. HIZ Enter The ACT2861 asserts nIRQ when it enters HIZ mode. This is an edge triggered event. 1 must be written into nIRQ\_CLEAR to deassert nIRQ. The IC asserts nIRQ when entering HIZ mode to signal a fault or other condition that might have caused the IC to jump out of charge mode or OTG mode un-expectantly. - 8. I<sup>2</sup>C Fault If an I<sup>2</sup>C command takes more than 100ms between the start bit and the stop bit, nIRQ is asserted. This is an edge triggered event. The I<sup>2</sup>C state machine clears out any partial data, resets, and waits for another start bit for another I<sup>2</sup>C command. The state machine clears and restarts the 100ms timer when it receives the next start bit. - Input VIN OV (30V) If VIN is above V<sub>IN\_OVP</sub> (30V), nIRQ is asserted. This is a level triggered event. This fault is detected in HIZ mode, Charge Mode, and OTG Mode. - 10. VBAT Above V<sub>OTG\_VBAT\_OV</sub> (23.5V) If VBAT is above V<sub>OTG\_VBAT\_OV</sub> (23.5V), nIRQ is asserted. This is a level triggered event. 1 must be written into nIRQ\_CLEAR to deassert nIRQ. This fault is detected in HIZ mode, Charge Mode, and OTG Mode. #### **Charge Mode nIRQ Conditions** - Input Undervoltage Any time VIN is below VIN\_UVLO (3.9V) threshold, nIRQ is asserted. This is a level triggered event. VIN must be in the valid range and high AND 1 must be written into nIRQ CLEAR to deassert nIRQ. - 2. Fast Charge Safety Timer Expired If the Low Battery Safety Timer expires or the Fast Charge Safety Timer expires during charge mode, nIRQ is asserted. This is level triggered event. The safety timers must be cleared AND 1 must be written into nIRQ\_CLEAR to deassert nIRQ. The fault timers can be cleared via I<sup>2</sup>C or by exiting and re-entering Charge mode. - 3. Charge Completed When the IC's Charge state machine moves from the FASTCHG state to the CHGFULL or CHGTERM states, nIRQ is asserted. This is an edge triggered event. 1 must be written into nIRQ\_CLEAR to deassert nIRQ. Note that the state machine can stay in the CHGFULL or CHGTERM states without reasserting nIRQ. - 4. Battery Overvoltage If the VBAT pin voltage exceeds the VBAT Overvoltage threshold V<sub>BA-TOVP</sub> during Charge mode, nIRQ is asserted. This is a level triggered function. The battery voltage must be below VBAT OVP AND a 1 must be written into nIRQ\_CLEAR to deassert nIRQ. - 5. Battery Temp Suspend If the battery temperature measured by the TH pin exceeds the JEITA or Battery Temp registers settings for Hot or Cold and causes the Charging state machine to move to a suspend mode, nIRQ is asserted. This is an edge triggered event. A 1 must be written into nIRQ\_CLEAR to deassert nIRQ. #### **OTG Mode nIRQ Conditions** - OTG Mode Battery Cutoff If the VBAT pin voltage is below the Votg\_vBAT\_Cutoff threshold, nIRQ is asserted. This is a level triggered event. VBAT must be in the valid range AND 1 must be written into nIRQ\_CLEAR to deassert nIRQ. - 2. OTG Light Load Disable State Any time the IC enters the OTG\_LL\_DIS state, nIRQ is asserted. This is an edge triggered event. A 1 must be written into nIRQ\_CLEAR to deassert nIRQ. The IC does not need to exit the OTG LL DIS state to de-assert nIRQ. - OTG Hiccup Mode / Vout Fault State Any time the IC enters the OTG\_HICCUP state, nIRQ is asserted. This is an edge triggered event. A 1 must be written into nIRQ\_CLEAR to deassert nIRQ. - 4. Battery Temperature If the battery temperature measured by the TH pin exceeds the JEITA or Battery Temp registers settings for Hot or Cold and causes the OTG state machine to move to the OTG\_RST state, nIRQ is asserted. This is an edge triggered event. A 1 must be written into nIRQ\_CLEAR to deassert nIRQ. ## **Die Thermal Regulation** The ACT286x monitors the internal junction temperature, $T_J$ , to avoid overheating When $T_J$ exceeds the maximum thermal regulation limit set by I²C bits TREG [1:0], the IC reduces the output current to lower the die temperature. This function works in both Charge mode and OTG mode. In Charge mode, the IC reduces the charging current. This has no effect other than to lengthen the charging time. In OTG mode, it reduces the output current limit value. If the load current is not reduced, the OTG output voltage will drop and generate an OTG undervoltage fault. The maximum operating junction temperature is programmable to $80^{\circ}$ C, $100^{\circ}$ C, or $120^{\circ}$ C to allow the user to optimize their system thermal performance. This function can be disabled by setting TREG[1:0] = 00. When Thermal Regulation is active in Charge mode, the Low Battery Safety and Fast Charge Safety Timers both run at $\frac{1}{2}$ speed to increase the overall safety timeout window. #### SHIP MODE The ACT2861 contain a SHIP MODE feature that reduces battery current consumption to 1uA. This is especially useful when a battery powered application is shipped to the store and sits on the shelf for long periods of time. In SHIP MODE the IC turns off all functions except the SHIPM pin and the VIN voltage detection circuitry. The IC state machine always starts in SHIP MODE state. There are two ways to exit SHIP MODE. Apply a valid input voltage to the VIN pin for more than 32ms. Pull the SHIPM pin to ground for greater than 32ms. IC always transitions to the HIZ MODE before moving to the CHARGE or OTG modes. After the IC has exited SHIP MODE, there are three ways it can be put back into SHIP MODE. - 1. The IC automatically enters Ship mode when the VIN and VBAT voltages drop below 1V. - 2. Write a 1 into I<sup>2</sup>C bit SHIPM\_ENTER in register 0x00h. After the write command is complete, the IC stays enabled for 1s to allow the system to properly power down. After 1s, the IC enters SHIP MODE and the SHIPM\_ENTER bit is reset to 0. During the 1s timer count down, the SHIPM\_ENTER bit stays high. Writing a 0 into SHIPM\_ENTER before the 1s timer expires resets the timer and cancels the command. - Pull the SHIPM pin above 4.5V for 32ms. This function is immediately edge triggered after 32ms, and there no 1s delay. While in SHIP MODE, the SHIPM pin is pulled up to approximately 3V with a $1M\Omega$ pullup resistor. Once IC has exited SHIP MODE, the SHIPM pin is pulled to GND with a 1Meg resistor to reduce quiescent current. If SHIP MODE is not required, connect the SHIPM pin to GND. With this configuration, when power is applied to VIN or VBAT, the IC powers up into SHIP MODE for 32ms and then moves into HIZ mode. Note that the SHIPM pin has a 1.5V logic threshold (1.5V) so it can be diode OR'ed with a diode to external circuitry like a Push Button or digital output from an external GPIO. #### **HIZ Mode** The ACT2861 HIZ mode is a low power state where the buck-boost converter is disabled. The LDO can be enabled or disabled by I<sup>2</sup>C bit VREG\_EN in register 0x01h. The IC always starts up in SHIP MODE and then transitions to HIZ mode before going to either OTG or Charge mode. If OTG or Charge modes are not enabled, the IC stays in HIZ state indefinitely. Refer to the Charging and OTG sections for the details to transition from HIZ mode to those modes. To enter HIZ mode from SHIP mode, pull VIN pin high or pull the SHIPM pin low for > 32ms. The IC enters HIZ mode from OTG or Charge modes when OTG or charging are disabled or if a 1 is written into I $^2$ C bit HIZ in register 0x00h. ## **Thermal Shutdown** The ACT2861 has thermal shutdown protection that disables the buck-boost converter when IC junction temperature exceeds $T_{SHUT}$ (160°C). The fault register TSD is set to 1 and latched when a TSD fault is detected. In Charge Mode and OTG Mode, the converter restarts automatically after the junction temperature falls below $T_{SHUT}$ - $T_{SHUT\_HYST}$ , or approximately 160°C - 30°C = 130°C. After the system restarts, the TSD bit is latched until it is read by I²C. ## **FET Over Current Protection** The ACT286x closely monitors the HSFETs and LSFETs currents for safe operation. If any FET exceeds the maximum cycle-by-cycle current limit threshold set by I<sup>2</sup>C bit FET\_ILIMIT in register 0x01h, the FET is immediately turned off for that switching cycle. Two thresholds of 8.5A and 10A are available. If a FET detects the current limit for eight continuous cycles, the buck-boost converter is latched off. This protection is valid in both Charger Mode and OTG Mode. After FET Overcurrent protection is triggered, there are two ways to clear the fault to let the converter resume normal operation. First is to set I<sup>2</sup>C bit DIS\_OCP\_SHUTDOWN = 1 in register 0x01h. It can also be cleared by putting the IC into HIZ mode. In OTG mode, toggle the nOTG pin to put the IC into HIZ mode and then restart OTG mode. In Charge mode, toggle the EN CHG pin. Overcurrent protection can be disabled by setting the $I^2C$ bit DIS\_OCP\_SHUTDOWN = 1. ## **Watchdog Timer** The ACT2861 contains a watchdog timer to detect system level communication failures. The watchdog timer requires the host to periodically write a 1 into I<sup>2</sup>C bit WATCHDOG\_RESET in register 0x00h. If the host latches up or is unable to perform the write command before the watchdog timer times out, the IC enters FAULT mode and disables the switching converter. The timer resets after each write to WATCHDOG\_RESET. WATCHDOG\_RESET is an auto-clearing register. It automatically resets back to 0 after it is set to 1. The timeout value is controlled by I<sup>2</sup>C bit WATCH-DOG[1:0] in register 0x01h. It can be set between 80s and 320s. If the IC is used in stand-alone operation, the watchdog timer can be disabled by setting WATCH-DOG[1:0] = 00. WATCHDOG is always disabled in HIZ Mode and cannot be enabled in HIZ. In addition, the timer is reset to 0 when entering HIZ mode and automatically starts counting when exiting HIZ mode into OTG or Charge Mode. #### **Battery Charge Management** The ACT2861 charges 2 $\sim$ 5 cell Li-Ion battery with up to 5A charge current for high capacity batteries. The default charging profile is configured for Li-Ion batteries, but the ACT2861 I<sup>2</sup>C configurability allows the IC to charge any battery chemistry. #### Autonomous (stand-alone) Charging Cycle With battery charging enabled at POR, the ACT2861 autonomously charges a 2 ~ 5 cell Li-Ion battery. The IC automatically detects the battery's state of charge and starts charging in the proper charge state. It completes full or partial charging cycles without host intervention. Note that when performing stand-alone charging, the IC's default CMI must match the battery requirements. This includes the number of cells being charged, their termination voltage, fastcharge current, precharge current, and shorted battery current. The CMI Options section shows the default settings for each available CMI option. Contact sales@active-semi.com for additional information about other configurations. Note that the WATCHDOG bits must be set to 00 to disable the watchdog timer in stand-alone charging mode. #### Charger Enable / Disable The ACT2861 can only enter Charge mode from HIZ mode. Note that if the IC is commanded to enter both OTG mode and Charge mode at the same time, OTG mode takes precedence. When in HIZ mode, the charger can be enabled with the EN\_CHG pin or by I<sup>2</sup>C. To enable the charger with the EN\_CHG pin, pull the pin above 0.8V. To disable the charger, pull it below 0.8V. EN\_CHG connects to a comparator with a 0.8V threshold. The EN\_CHG pin is 5V compliant, so it can be pulled up to 5V even when power is not applied to the IC. Connect a resistor divider to EN\_CHG to set up a UVLO threshold to start charging. This is useful when the system should not start charging until the input voltage goes above a specific value. The charger can also be enabled with the I<sup>2</sup>C bit OVER-RIDE\_EN\_CHG bit in register 0x00h. Setting this bit = 1 overrides the EN\_CHG pin and forces the IC into Charge mode. When this bit = 0, the EN\_CHG pin is used to enter Charge mode. Figure 8 shows both the hardware and I<sup>2</sup>C conditions required to enter Charge mode. Note that in all cases, the $I^2C$ bit HIZ in register 0x00h must be = 0 to enter Charge mode. When the HIZ bit = 1, the IC is forced into HIZ mode and both OTG mode and Charge mode are disabled. Figure 8: Conditions to Enter Charge Mode from HIZ Mode After the IC is in Charge mode, the conditions to exit charge mode change. While in Charge mode, the nOTG pin and I<sup>2</sup>C bits cannot be used to exit Charge mode. When the charger is disabled, the IC state machine must go to HIZ mode or to SHIP mode. To disable the charger and go to HIZ mode, pull the EN\_CHG pin low and set bit OVERRIDE\_EN\_CHG = 0. Setting bit HIZ = 1 overrides all other settings and disables the charger and puts the IC into HIZ mode. The IC must go to HIZ mode before going to OTG mode. The charger can also be disabled by putting the IC into SHIP mode. Figure 9: Conditions to Enter HIZ Mode from Charge Mode ## **Battery Charging Profile** The IC follows the standard Li-Ion battery charge profile with four charging phases: dead battery, preconditioning, constant current, and constant voltage. The battery charge current is a function the battery voltage and the IC's hardware and register settings. Table 3 shows these settings. **Table 3: Charging Current Setting** | VBAT | Charging<br>Current | Current set by | |-------------------------|-----------------------|----------------------------------------------------------------------------| | < V <sub>BATDEAD</sub> | I <sub>DBATTERY</sub> | Fixed at 10mA | | VBATDEAD ~<br>VBATSHORT | I <sub>SHORT</sub> | I <sup>2</sup> C Configurable: 1%, 2%, 4%, 8% of I <sub>OLIM</sub> current | | VBATSHORT ~<br>VBAT_LOW | IPRECHG | I <sup>2</sup> C Configurable: 5% to 20% of I <sub>OLIM</sub> current | | > V <sub>BAT_LOW</sub> | I <sub>CHG</sub> | I <sup>2</sup> C and Hardware<br>Configurable | | > V <sub>TERM</sub> | 0A | None | Figure 10: Battery Charging Profile ## **Setting Charge Current** The battery charging current, $I_{CHG}$ , is set by a combination of a current sense resistor, an OLIM resistor, and a scaling factor defined by $I^2C$ bits IFCHG[6:0] in register 0x18h. The maximum allowable charge current is 5A. Figure 11 shows the hardware circuitry that sets $I_{OLIM}$ . $I_{OLIM}$ is the maximum charge current set by hardware. The actual battery charge current, $I_{CHG}$ , can be scaled from 1% to 100% of $I_{OLIM}$ in 1% steps. The following equation defines the final charge current. $$I_{CHG} = I_{OLIM} * IFCHG[6:0]$$ Where $I_{OLIM}$ is the hardware programmed charging current and IFCHG[6:0] is the scaling factor. IFCHG[6:0] is the decimal equivalent value in this register. For example, if $I_{OLIM}$ , is programmed to 4A and IFCHG[6:0] = 1001011b (75% decimal), the final charge current = 4A \* 0.75 = 3A. Note that IFCHG[6:0] is a 7 bit register and can be programmed between 0x00h and 0x7Fh (0% and 127%). If a value of 0x00h is written to the register, the register retains 0x00h, but the IC sets the charge current to 1%. If a value above 0x64h (100%) is written to the register, the IC retains the written value, but sets the charge current to 100%. Figure 11: Charge Current Circuitry The current sense resistor and OLIM resistor set the $I_{\text{OLIM}}$ current. $$I_{OLIM} = \frac{1000 \frac{V^2}{A}}{R_{OLIM} * R_{CS\_OUT}}$$ Where $R_{OLIM}$ is the resistor from the OLIM pin to AGND in ohms and $R_{CS\_OUT}$ is the current sense resistor value in ohms. The term 1000V^2/A is a constant with the units volts^2/Ampere. The current sense resistor, Rcs\_Out, value should be chosen to give a maximum current sense voltage between 20mV and 50mV. 50mV is the absolute maximum allowable voltage. Using lower voltages reduces the resistor's power dissipation, but decreases accuracy. At lower charging currents, additional RC compensation must be placed in parallel with Rolim. Table 4 gives recommended resistor values for different values of lolim current. Contact sales@active-semi.com for compensation information if other configurations are required. **Table 4: Charge Current Component Selection** | Switching Frequency = 125kHz | | | | | | |------------------------------|-------------------------|---------------------------|---------------------------|---------------------------|--| | I <sub>ОLІМ</sub> (А) | Rcs<br>(mΩ) | R <sub>OLIM</sub><br>(kΩ) | Rcs_comp<br>(kΩ) | C <sub>CS_COMP</sub> (nF) | | | 5 | 10 | 20 | NA | NA | | | 4 | 10 | 25 | NA | NA | | | 3 | 10 | 33 | 10 | 330 | | | 2 | 10 | 50 | 10 | 330 | | | 1.5 | 20 | 33 | 10 | 330 | | | 1 | 20 | 50 | 10 | 330 | | | Switch | ing Freque | ency = 250 | kHz, 500kH | Hz, 1MHz | | | I <sub>OLIM</sub><br>(A) | R <sub>cs</sub><br>(mΩ) | R <sub>OLIM</sub><br>(kΩ) | R <sub>CS_COMP</sub> (kΩ) | C <sub>CS_COMP</sub> (nF) | | | 5 | 10 | 20 | NA | NA | | | 4 | 10 | 25 | NA | NA | | | 3 | 10 | 33 | NA | NA | | | 2 | 10 | 50 | 15 | 56 | | | 1.5 | 20 | 33 | 10 | 100 | | | 1 | 20 | 50 | 10 | 100 | | To eliminate noise in the current measurement circuit, the current sense voltage must be filtered. The recommended values are $R_{OSRP} = R_{OSRN} = 30.1$ ohm and $C_{OSR} = 100$ nF. These values can be scaled up or down, but $R_{OSRP}$ must be between 20ohm and 50ohm, and the resulting filter cutoff frequency must be between 20kHz and 30kHz. The actual charge current can be measured with the OLIM pin. The OLIM voltage is directly proportional to the charging current. The following equation calculates the charging current. $$I_{CHG} = I_{OLIM} \frac{V_{OLIM}}{2V}$$ Where $I_{OLIM}$ is the hardware programmed 100% charging current in amps and $V_{OLIM}$ is the voltage measured at the OLIM pin. Note that the output current in charge mode becomes the input current in OTG mode. # Charging – Dead Battery, Short Circuit, and Precharge Currents The charger operates at reduced currents when the battery voltage is low. This protects the battery chemistry and prepares it for fast charging. When in the SCOND\_DB mode, the charger supplies a fixed 10mA of charge current. When in the SCOND mode, the charger supplies the "short battery" current, I<sub>SHRT.</sub> I<sub>SHRT</sub> is a fixed percentage of I<sub>CHG</sub> which is set by the I<sup>2</sup>C bits VBAT\_SHORT\_CURRENT in register 0x0Bh. When in the PCOND mode (precharge), the charger supplies the "precharge" current, IPRECHG. IPRECHG is a fixed percentage of I<sub>CHG</sub> which is set by the I<sup>2</sup>C bits IPRECHG in register 0x19h. IPRECHG can set the precharge current from 5% to 20% of the I<sub>CHG</sub>. ## **Charging - Maximum Input Current Limit** In Charge mode, the IC features an input current limit circuit to meet maximum input current limitations for USB sources and to avoid over loading weak input voltage sources. Figure 12 shows that the input current limiting circuitry is identical to the charge current setting circuitry. When the input current reaches current limit, the ACT2861 control circuitry starts regulating the maximum input current. When in charge mode, this effectively lowers the charge current to maintain the maximum programmed input current. The maximum allowable input current is 5A. The actual input current limit, IIN\_LIM can be scaled from 1% to 100% of IILIM in 1% steps. The following equation defines the final input current limit. $$I_{IN\ LIM} = I_{ILIM} * INLIM[6:0]$$ Where $I_{\rm ILIM}$ is the hardware programmed current limit and INLIM[6:0] is the scaling factor. INLIM[6:0] is the decimal equivalent value in this register. For example, if $I_{\rm ILIM}$ , is programmed to 5A and INLIM[6:0] = 0111100b (60% decimal), the final charge current = 5A \* 0.60 = 3A. Note that INLIM[6:0] is a 7 bit register and can be programmed between 0x00h and 0x7Fh (0% and 127%). If a value of 0x00h is written to the register, the register retains 0x00h, but the IC sets the input current to 1%. If a value above 0x64h (100%) is written to the register, the IC retains the written value, but sets the input current to 100%. Input current limit can be set by the ILIM pin and IINLIM[6:0] registers. **Figure 12: Input Current Circuitry** The current sense resistor and ILIM resistor set the $I_{\text{ILIM}}$ current. $$I_{ILIM} = \frac{1000 \frac{V^2}{A}}{R_{ILIM} * R_{CS\ IN}}$$ Where $R_{ILIM}$ is the resistor from the ILIM pin to AGND and $R_{CS\_IN}$ is the current sense resistor value in ohms. The term 1000V^2/A is a constant with the units volts^2/Ampere. The current sense resistor, $R_{\text{CS\_IN}}$ , has the same limitations as $R_{\text{CS\_OUT}}$ . At lower charging currents, additional RC compensation must be placed in parallel with $R_{\text{OLIM}}$ . Table 4 is also valid for the input current limit circuitry. The input current limit circuitry, $R_{ISRP} = R_{ISRN} = 30.1$ ohm and $C_{ISR}$ also have the same input filter requirements as the charge circuitry. If the system operates in input current limit mode, the INPUT\_IINLIM\_STATUS bit in register 0x03h goes high. While the input current limit is active, both the Low Battery Safety Timer and Fast Charge Safety Timer run at a half speed to increase the overall safety timer timeout. The actual input current can also be externally measured with the ILIM pin. The ILIM voltage is directly proportional to the charging current. The following equation calculates the actual input current. $$I_{IN} = I_{ILIM} \frac{V_{ILIM}}{2V}$$ Where $I_{\text{ILIM}}$ is the hardware programmed input current limit in amps and $V_{\text{ILIM}}$ is the voltage measured at the ILIM pin. Note that the input current in charge mode becomes the output current in OTG mode. #### Charging - Minimum Input Voltage Limit The input voltage limit feature is used to prevent the charger from overloading USB or weak input power sources. If the input voltage drops due to an overloaded input source, the ACT2861 starts regulating the minimum programmed input voltage to prevent the voltage from dropping farther. When in charge mode, this effectively lowers the charge current to maintain a minimum input voltage. The minimum input voltage threshold is programmable between 4V and 16.7V in 100mV steps via I<sup>2</sup>C bits VIN-LIM[6:0] in register 0x16h. The following equation sets the minimum input voltage threshold. $$VIN_{MIN} = 4.0V + 0.1V * VINLIM[6:0]$$ Where VINLIM[6:0] is the decimal equivalent of the value in this register. For example, to prevent a 12V input source from dropping below 9V, VINLIM[6:0] = 0110010b (50 decimal), the minimum input voltage = 4.0V + 0.1V \* 50 = 9.0V. If system is in input voltage limit, the INPUT\_VIN-LIM\_STATUS bit in register 0x03h goes high. While the input voltage limit is active, both the Low Battery Safety Timer and Fast Charge Safety Timer run at a half speed to increase the overall safety timer timeout. #### **Battery Thermal Control** The ACT2861 TH pin can be used to monitor the battery temperature. An NTC resistor connected between TH and AGND provides temperature information. Battery temperature monitoring is valid in both Charge mode and OTG mode. If the battery temperature is outside the programmed upper and lower thresholds, the charger reports a fault and stops charging. The ACT2861 provides two temperature monitoring algorithms. The first is the comprehensive industry standard JEITA compliance. The second is a simple I2C register based high and low temperature threshold. To enable either method, I²C bit DIS\_TH in register 0x01h MUST be set to 0. If this bit is set to 1, the TH input is ignored. If thermal monitoring is not required, either connect a $10k\Omega$ resistor between the TH pin and AGND or write a 1 into DIS\_TH. Figure 13 shows the TH pin internal circuitry. When thermal monitoring is enabled, the constant current source flows through the external NTC resistor, which gives a voltage vs temperature curve. The internal comparators give the ACT2861 information about the battery's operating temperature. Figure 13: TH Pin Resistor Network #### **JEITA Battery Temperature Control** To improve the safety of charging Li-ion batteries, the JEITA guideline was released on April 20, 2007. The guideline emphasizes the importance of avoiding a high charge current and high charge voltage at both extreme low and high temperature ranges. To comply with JEITA battery charging requirements, and to improve battery reliability and safety, the ACT2861 reduces the termination voltage and/or the charging current when the battery is at temperature extremes. When the battery temperature is outside the normal charging range, IC either reduces the safety timer speeds or stops the timers until the temperature goes back into the normal charging range. When stopped, the timers are not reset. They hold their value and resume normal counting when charging restarts. Refer to the Safety Timer Speed Settings table for specific details. The ACT2861 contains default JEITA voltage, current, and temperature limits. These voltage and current settings are configurable via I<sup>2</sup>C. The temperature limits are fixed. To use the JEITA limits, enable thermal monitoring with bit DIS\_TH = 0 and set $I^2C$ bit DIS\_JEITA in register 0x1Ch = 0. **Mode T0 - T**<sub>battery</sub> **< 0degC:** All battery charging is suspended until the temperature goes back above 0deg C. Both the Fast Charge Safety Timer and the Low Battery Safety Timers are suspended. The T0 temperature is fixed at 0deg C and cannot be changed. **Mode T1-T2 – OdegC < T**<sub>battery</sub> < **10degC:** Battery charging in this region is a function of the I<sup>2</sup>C bits JEITA\_ISETC in register 0x1Ch. Depending on these register bits, fast charging in this region can range from fully suspended to not changed. Termination voltage is not changed. I<sub>SHORT</sub> and I<sub>PRECHARGE</sub> currents are not affected. Table 5 shows the resulting charge functionality and safety timer settings. **Mode T3-T5 – 45degC < T**<sub>battery</sub> **< 60degC:** Battery charging in this region is a function of the $I^2C$ bits JEITA\_ISETH and JEITA\_VSETH in register 0x1Ch. When JEITA\_VSETH is a non-zero value, the IC reduces the termination voltage by 200mV to 750mV below the normal termination voltage. When JEITA\_VSETH = 000 and JEITA\_ISETH = 0, fast charge current is set to 50% of default. When JEITA\_ISETH = 1, charging current and termination voltage are not changed. $I_{SHORT}$ and $I_{PRECHARGE}$ currents are not affected. **Mode T6 – T**<sub>battery</sub> > **60degC:** All battery charging is suspended until the temperature goes back below 60deg C. Both the Fast Charge Safety Timer and the Low Battery Safety Timers are suspended. The T6 temperature is fixed at 60deg C and cannot be changed. Table 5 shows the resulting charge functionality and safety timer settings. Figure 13 shows this in graphical form. | Mode | Temp | JEITA_ISETC<br>[1:0] | JEITA_ISETH | JEITA_VSETH | Fast Charge<br>Current | Fast Charge<br>Safety Timer | PreCharge /<br>Short Current | Low<br>Battery<br>Safety<br>Timer | |----------|---------------|----------------------|-------------|-------------|------------------------|-----------------------------|-----------------------------------------|-----------------------------------| | T0 | <0C | XX | Х | XXX | Suspended | Stopped | Suspended | Stopped | | | | 00 | Х | XXX | Suspended | Stopped | Suspended | Stopped | | T1 to T2 | 0C to | 01 | Х | XXX | 25% of ICHG | ½ Speed | I <sub>SHRT</sub> / I <sub>PRECHG</sub> | Full Speed | | | 10C | 10 | X | XXX | 50% of ICHG | 1/2 Speed | I <sub>SHRT</sub> / I <sub>PRECHG</sub> | Full Speed | | | | 11 | X | XXX | 100% of ICHG | Full Speed | I <sub>SHRT</sub> / I <sub>PRECHG</sub> | Full Speed | | | | XX | X | NOT 000 | Reduced Voltage | 1/2 Speed | I <sub>SHRT</sub> / I <sub>PRECHG</sub> | Full Speed | | T3 to T5 | 45C to<br>60C | XX | 1 | 000 | Normal | Full Speed | I <sub>SHRT</sub> / I <sub>PRECHG</sub> | Full Speed | | | 000 | XX | 0 | 000 | 50% of ICHG | 1/2 Speed | I <sub>SHRT</sub> / I <sub>PRECHG</sub> | Full Speed | | T6 | > 60C | XX | Х | XXX | Suspended | Stopped | Suspend | Stopped | **Table 5: JEITA Mode Charging Safety Timer Configuration** Figure 13: JEITA Charging Profile #### Non-JEITA Battery Temperature Control The ACT2861 also includes non-JEITA battery temperature control. Enable this mode by setting I²C bit DIS\_JEITA in register 0x1Ch = 1. In this mode, the IC compares the battery voltage as measured on the TH pin to two internal I²C registers: OTG\_HOT[1:0] and OTG\_COLD, both in register 0x1D. If the temperature is higher than OTG\_HOT[1:0], all charging is suspended and the safety timers are stopped. If the temperature is lower than OTG\_COLD, all charging is suspended and the safety timers are stopped. OTG\_HOT[1:0] selects 55degC, 60degC, or 65degC. Set this register = 11 to disable shutdown at hot temperatures. The OTG\_COLD register selects between 0degC and -10degC. It is not possible to automatically disable charging at low temperatures. However, a host processor can read the battery temperature via the ADC converter and manually disable charging. #### **Battery Path Impedance Compensation** The ACT2861 includes a Battery Path Impedance Compensation feature that speeds the charging cycle. This feature compensates for system level voltage drops due to PCB, connector, wiring resistances, and battery pack current sense resistances. These voltage drops effectively reduce the voltage at the battery. This results in the charger reaching the constant voltage portion of the charge cycle too soon. Staying in constant current mode longer reduces the charging time. The ACT286x allows the user to compensate for the system level resistances by increasing the voltage regulation set point according to a formula that is proportional to charging current and system resistance. This feature is implemented with two $I^2C$ registers: BAT\_COMP\_VCLAMP[2:0] and BAT\_PATH\_COMP[2:0] in register 0x0Ch. The BAT\_COMP\_VCLAMP[2:0] register sets the maximum increase in charging voltage. This can be programmed between 0mV and 420mV. The BAT\_PATH\_COMP[2:0] register sets the system resistance between 0m $\Omega$ and 140m $\Omega$ . For safe operation, if one register is set to a non-zero value, the other register should also bet set to a non-zero value. The maximum battery termination voltage is set by the lower of the following two equations. $$V_{BAT\_TERM} = V_{VTERM\_I2C} + I_{CHG} * R_{BAT\_PATH\_COMP}$$ $V_{BAT\_TERM} = V_{VTERM\_I2C} + V_{BAT\_COMP\_VCLAMP}$ Where $V_{BAT\_TERM}$ is the new, compensated termination voltage in volts, $V_{VTERM\_12C}$ is the I<sup>2</sup>C battery termination voltage programmed in registers 0x12h and 0x11h, I<sub>CHG</sub> is the actual charging current. $R_{BAT\_PATH\_COMP}$ is the programmed system impedance in ohms, and $V_{BAT\_COMP\_VCLAMP}$ is the maximum allowable increase in battery termination voltage. #### **Battery Full / Charging Termination** The ACT286x terminates a charge cycle when the battery reaches the termination voltage and the charge current drops below the termination current. If the Input current limit, Input Voltage limit, or Thermal Regulation loop is active, the charger will not enter the Charge Full or Charge Termination states. Once the termination current and other requirements are met, the charger transitions from the fast charge state (FASTCHG) into either the charge full state (CHGFULL) or charge termination state (CHGTERM). When *EN\_TERM*=0, the charger enters the CHGFULL state. The Charge Full state functionality is the same as the FASTCHG state. The charger can stay in the CHGFULL state indefinitely. It keeps a fully charged battery regulated to the VBAT\_REG voltage. If something pulls current from the battery, the charger supplies current to maintain the battery voltage at VBAT\_REG. The maximum charge current is still limited by the external OLIM resistor and the IFCHG[6:0] register. When EN\_TERM=1, the charger enters the CHGTERM state. In this state, the charger is disabled and does not supply any current to the battery. It monitors the battery voltage to check for the condition when the battery voltage drops below VTERM-VRECHARGE. The VRECHARGE voltage is typically 100mV or 150mV per cell. Once the battery voltage drops below the threshold, the IC enters the Fast Charge state and recharges the battery. See the state machine for more details charging and charge termination. #### **Charging Safety Timers** The ACT2861 provides two internal charging safety timers: Low Battery Safety Timer and Fast Charge Safety Timer When the Battery Voltage is below $V_{BAT\_LOW}$ and in the charger is in the SCOND or PCOND states, a fixed 120 minute Low Battery Safety Timer is implemented. During this time, the Fast Charge Safety Timer is held in reset and not active. If the Low Battery Safety timer times out, the IC goes to the Charging Fault state until it is reset – See below on how to clear the Low Battery Safety Timer. The Low Battery Safety Timer stops if the battery temperature causes the converter to stop switching and enter the SCSUSPEND or PCSUSPEND states. The Low Battery Safety Timer runs at ½ speed if the Input Voltage, Input Current, or Die Temperature regulations loops become active. This increases the overall time of 120 minute timer. When the Battery Voltage is above V<sub>BAT\_LOW</sub> the Fast Charge Safety Timer is enabled and the Low Battery Safety timer is held in reset. The Fast Charge Safety Timer is controlled with the I<sup>2</sup>C bits FC\_SAFETY\_TIMER[4:0] in register 0x1Bh. It is configurable between 30 minutes and 16 hours. If the Fast Charge safety timer expires, the IC goes into the Charging Fault state and charging is disabled until the Fast Charge Safety Timer is reset. Both the Low Battery Safety and Fast Charge Safety Timers can be fully disabled and reset via the I<sup>2</sup>C bit DIS\_SAFETY\_TIMER in register 0x1Bh or manually suspended using the I<sup>2</sup>C bit SUS-PEND\_SAFETY\_TIMER in register 0x1Bh. Both safety timers are automatically stopped any time the charging is enabled but charging has suspended. This occurs when the battery temperature exceeds the allowable temperature limits. Both safety timers also run at ½ speed when VIN Input Regulation, IIN Current Regulation, or Die Thermal Regulation are active to increase the overall safety timer windows Additionally, the Fast Charge Safety Timer runs at ½ speed in some JEITA charging modes. See the JEITA Battery Temperature Control paragraph for more details. Both safety timers are reset when any of the following occur: - 1. Charging State Machine enters RESET state - 2. DIS SAFETY TIMER register is set High - 3. Charging has completed. This includes entering either the CHGFULL or CHG TERM states. - 4. IC exits the Charge Mode via the EN\_CHG pin, OVERRIDE EN CHG, HIZ Registers, etc. #### **Table 6: Fast Charge Safety Timer Response** | Condition | Charge Response | Fast Charge Safety Timer Speed | |------------------------------|---------------------------------|--------------------------------| | Normal Fast Charge | NONE | Full Speed | | VIN Input Regulation | Reduced Charge Current | ½ Speed | | IIN Input Current Regulation | Reduced Charge Current | ½ Speed | | Thermal Die Regulation | Reduced Charge Current | ½ Speed | | Battery Temp Exceed Limits | Suspend Charge | Suspend | | Battery Temp Hot or Cold | Reduced Charge Current or VTERM | ½ Speed | **Table 7: Low Battery Safety Timer Response** | Condition | Charge Response | Low Battery Safety Timer Speed | |------------------------------------------------------|------------------------|--------------------------------| | Normal SCOND or PCOND<br>Charge | NONE | Full Speed | | VIN Input Regulation | Reduced Charge Current | ½ Speed | | IIN Input Current Regulation | Reduced Charge Current | ½ Speed | | Thermal Die Regulation | Reduced Charge Current | ½ Speed | | Battery Temp Exceeds JEITA T0<br>or T6 Limits | Suspend Charge | Suspend | | Battery Temp Exceeds JEITA T1-<br>T2 or T3-T5 Limits | NONE | Full Speed | #### **Safety Timer Configuration Change** When the safety timer value needs to be changed, it is recommended that the timer is first disabled. Then change the FC\_SAFETY\_TIMER[4:0] register. Disable the safety timer by writing a 1 into I<sup>2</sup>C bit DIS\_SAFETY\_TIMER in register 0x1Bh. This procedure ensures the safety timer properly restarts after new value is configured. ## **Charger – Input Capacitor Selection** Note that the Charger CIN capacitors are also the OTG output capacitors. They are connected to VIN. The input capacitance should be a combination of ceramic and bulk capacitance. If the design only uses Charge mode and does not use OTG mode, 22uF to 47uF capacitors are typically acceptable, but the final value is application dependent. Choose the input capacitor value to keep the input voltage ripple less than ~50mV. The input capacitance can be increased without limit. $$C_{CHG\_IN} = I_{CHG} * \frac{\frac{v_{BAT}}{v_{IN}} \left(1 - \frac{v_{BAT}}{v_{IN}}\right)}{F_{SW} * V_{ripple}}$$ Where $C_{CHG\_IN}$ is the charging input capacitance (OTG output capacitance) in uF, $I_{CHG}$ is the charging current in Amperes, $V_{BAT}$ is the battery voltage in volts, $V_{IN}$ is the input voltage in volts, $F_{SW}$ is the switching frequency in Hz, and $V_{ripple}$ is the maximum input voltage ripple in volts An additional 100uF bulk electrolytic capacitor is recommended. If the design uses OTG Mode, refer to the OTG Output Capacitor Selection. The OTG Mode capacitor requirements take precedence over Charging input capacitance. Be sure to consider the input capacitor's DC bias effects. A capacitor's actual capacitance is strongly affected by its DC bias characteristics. The input capacitor is typically an X5R, X7R, or similar dielectric. Use of Y5U, Z5U, or similar dielectrics is not recommended. Input capacitor placement is critical for proper operation. The input ceramic capacitor must be placed as close to the IC as possible. The traces from VIN to the capacitor and from the capacitor to PGND should as short and wide as possible. Refer to the Layout Guidelines selection and to the EVK layout for details. The bulk capacitor should be placed on the left side of the current sense resistor. #### **Charger - Output Capacitor Selection** Note that the Charger COUT capacitor is also the OTG input capacitor. It is connected directly to VBAT pin. The capacitor should be dedicated high quality, low-ESR, ceramic capacitor that is optimally placed to minimize the power routing. 22uF to 47uF capacitors are typically acceptable, but the final value is application dependent. Choose the output capacitor value to keep the charger output voltage ripple less than ~50-100mV. The output capacitor can be increased without limit. $$C_{CHG\_OUT} = I_{CHG} * \frac{\frac{V_{BAT}}{V_{IN}} * \left(1 - \frac{V_{BAT}}{V_{IN}}\right)}{F_{SW} * V_{ripple}}$$ Where $C_{CHG\_OUT}$ is the charging output capacitance in uF, $I_{CHG}$ is the charging current in Amperes, $V_{BAT}$ is the battery voltage in volts, $V_{IN}$ is the input voltage in volts, $F_{SW}$ is the switching frequency in Hz, and $V_{ripple}$ is the maximum output voltage ripple in volts. The ceramic capacitor PCB placement is critical. Refer to the Layout Guidelines selection and to the EVK layout for details. Be sure to consider the input capacitor's DC bias effects. A capacitor's actual capacitance is strongly affected by its DC bias characteristics. The output capacitor is typically an X5R, X7R, or similar dielectric. Use of Y5U, Z5U, or similar dielectrics is not recommended. Output capacitor placement is critical for proper operation. The output capacitor must be placed as close to the IC as possible. The traces from VBAT to the capacitor and from the capacitor to PGND should as short and wide as possible. The bulk capacitor should be placed on the right side of the current sense resistor. #### **OTG MODE** The ACT2861 supports on-the-go, OTG, mode buckboost converter operation. In this mode, the IC delivers power from the battery to power other portable devices. #### OTG Enable / Disable The ACT2861 can only enter OTG mode from HIZ mode. Note that if the IC is commanded to enter both OTG mode and Charge mode at the same time, OTG mode takes precedence. When in HIZ mode, OTG mode can be enabled by the nOTG pin or I<sup>2</sup>C. In either case, the I<sup>2</sup>C bit EN\_OTG in register 0x0Eh must be = 1 to enable OTG mode. Then pull the nOTG pin low to enter OTG mode. OTG Mode can also be enabled with the I<sup>2</sup>C bits OTG\_EN and OTG\_EN\_OVERRIDE in register 0x0Eh. Setting OTG\_EN = 1 enables OTG mode. Then set OTG\_EN\_OVERRIDE = 1 to enter OTG mode. Note that the OTG\_EN\_OVERRIDE bit overrides the nOTG pin. Figure 14 shows both the hardware and I<sup>2</sup>C conditions required to enter OTG mode. Note that in all cases, the $I^2C$ bit HIZ in register 0x00h must be = 0 to enter OTG mode. When HIZ = 1, the IC is forced into HIZ mode and both OTG mode and Charge mode are disabled. Figure 14: Conditions to Enter OTG Mode from HIZ Mode After the IC is in OTG mode, the conditions to exit OTG mode change. When OTG mode is disabled, the IC state machine must go to HIZ mode or to SHIP mode. There are several ways to disable OTG mode and go to HIZ mode. - 1. Set the $I^2C$ HIZ bit = 1 - 2. Set the I2C OTG EN bit = 0 - 3. Pull the nOTG pin high and set the $I^2C$ OTG\_EN\_OVERRIDE bit = 0. - 4. The IC also exits OTG mode if there is an OTG overvoltage condition for longer than 100ms. OTG mode can also be disabled by putting the IC into SHIP mode. Figure 15: Conditions to Enter HIZ Mode from OTG Mode #### **OTG Output Voltage Setting** The OTG output voltage is programmable between 2.96V and 23.42V in 20mV steps via by I<sup>2</sup>C bits OTG VOUT[9:0] in registers 0x13h and 0x14h. $V_{OTG} = 2.96V + 20mV * OTG_VOUT[9:0]$ Where VOTG\_VOUT[9:0] is the decimal equivalent of the value in this register. For example, if OTG\_VOUT[9:0] = 0111000100b (452 decimal), the output voltage = 2.96V + 0.02V \* 452 = 12.00V. When changing from one OTG output voltage to another, the slew rate is programmable between 1V/ms and 0.1V/ms by I<sup>2</sup>C bits OTG\_OUTPUT\_SLEW[1:0] in register 0x10h. This allows the output to conform to QC2.0/QC3.0/USB PD functions for higher output voltages. The battery voltage must always stay above the minimum allowable battery voltage set by I<sup>2</sup>C bits VBAT\_LOW[6:0] in register 0x1Ah and OTG\_VBAT\_CUTOFF[2:0] in register 0x0Fh. The actual voltage is the VBAT\_LOW voltage minus the OTG\_VBAT\_CUTOFF voltage. If the battery voltage drops below this value, the IC turns off the OTG output and goes to the OTG\_RST state. ## **OTG Active Discharge** When changing the OTG output voltage to a higher level, the switcher ramps the output voltage by the programmed slew rate. When the output voltage is programmed from a higher to a lower voltage, the voltage drops at a rate determined by the output capacitance and the load current. To minimize the fall time in no-load conditions, the ACT2861 can provide a 70mA sink when the output is transitioning to a lower output voltage. Enable this feature by writing 1 into I<sup>2</sup>C bit OTG\_PULL-DOWN\_RAMP. The 70mA load turns on until the output voltage goes into regulation. #### **OTG Enable Delay** Once the OTG has the valid conditions for startup, the OTG Enable Delay timer is enabled. The timer options allow a 0ms to 1s delay. The OTG startup delay is controlled by the I<sup>2</sup>C bits OTG EN DLY[1:0] #### **OTG Mode Soft Start** After the OTG Enable Delay has completed, the IC starts the output using a soft start function programmable by the I<sup>2</sup>C bits OTG\_SS in register 0x0Eh. The softstart time is independent of the output voltage setting. # OTG Mode Constant Output Current Regulation After OTG mode soft start has completed, the IC monitors the current on VIN input side sense resistor (ISRP and ISRN) to provide constant current protection and regulation in OTG mode. When the OTG output current exceeds programmed value set by the ILIM pin and the OTG\_CC register, the switching converter changes to output constant current mode and regulates a fixed output current. In this case, the output voltage may drop if the load resistance continues to decrease. The maximum OTG output current is set by the same resistor as the charger input current, $R_{\text{CS\_IN}}$ . $R_{\text{CS\_IN}}$ must be set for the larger of the charge current or OTG current. The maximum allowable OTG output current is 5A. The actual output current limit, $I_{\text{OTG\_OUT\_LIM}}$ can be scaled between 1% to 100% of $I_{\text{ILIM}}$ in 1% steps. The following equation defines the final OTG output current limit. $$I_{OTG\ OUT\ LIM} = I_{ILIM} * OTG\_CC[6:0]$$ Where $I_{\rm ILIM}$ is the hardware programmed current limit (see the **Charging – Maximum Input Current** section for details) and OTG\_CC[6:0] is the scaling factor. OTG\_CC[6:0] is the decimal equivalent value in this register. For example, if $I_{\rm ILIM}$ , is programmed to 5A and OTG\_CC[6:0] = 0111100b (60% decimal), the final charge current = 5A \* 0.60 = 3A. Note that OTG\_CC[6:0] is a 7 bit register and can be programmed between 0x00h and 0x7Fh (0% and 127%). If a value of 0x00h is written to the register, the register retains 0x00h, but the IC sets the OTG scaling factor to 1%. If a value above 0x64h (100%) is written to the register, the IC retains the value, but sets the scaling factor to 100% The OTG regulation mode can be monitored in real time by I<sup>2</sup>C bit OTG\_Output\_CC in register 0x20h. When this bit = 0, the IC is regulating in output constant voltage mode. When this bit = 1, the IC is regulating in constant current mode. If the output drops below 3V, the IC assumes an output fault has occurred and disables the output for 3s. This is the OTG\_HICCUP state. After 3s, the state machine goes to OTG\_RST and restarts. If a short or high current fault is present after the restart, the IC cycles back to OTG\_HICCUP and OTG\_RST. This cycle continues indefinitely until OTG is disabled or the fault is removed. #### **OTG Mode Constant Input Current Regulation** At all times during OTG mode, the IC monitors the current on VBAT output side sense resistor (OSRP and OSRN) to provide battery current protection. The maximum OTG input current is set by the same resistor as the charger output current, R<sub>CS\_OUT</sub>. Unlike the R<sub>CS\_IN</sub> resistor, R<sub>CS\_OUT</sub> does not have to be set to the larger of the charge current or OTG input current. The maximum allowable OTG input current is 5A. The maximum OTG input current limit, I<sub>OTG\_IN\_LIM</sub>, is a scaled version of the programmed charge current, I<sub>CHG</sub>. I<sub>OTG\_IN\_LIM</sub> is scaled to 150% or 200% of I<sub>CHG</sub>. This allows a larger battery discharge current than charge current. The I<sup>2</sup>C bits OTG\_BAT\_ILIM[1:0] in register 0x10h scale the current. See the **Setting Charge Current** section for details on programming I<sub>CHG</sub>. Table 8: OTG I<sup>2</sup>C Input Current Limit Setting | OTG_BAT_ILIM[1:0]<br>Register Setting | OTG Input Current | |---------------------------------------|--------------------------| | 00 | OTG Disabled | | 01 | 150% of I <sub>СНG</sub> | | 10 | 200% of I <sub>CHG</sub> | | 11 | 300% of I <sub>CHG</sub> | When the OTG output current exceeds the maximum programmed value, the switching converter changes to input constant current mode and regulates a fixed input current. The OTG regulation mode can be monitored in real time by I<sup>2</sup>C bit OTG\_BATTERY\_CC in register 0x20h. When this bit = 0, the IC is not in OTG constant current mode. When this bit = 1, the IC is regulating in input constant current mode. If the output drops below 3V, the IC assumes an output fault has occurred and disables the output for 3s. It follows the same flow as an output current fault. #### OTG Mode VIN Over-Voltage Protection When in OTG mode, the IC provides power out of the IC's input. An input voltage should not be applied during OTG Mode. To detect a possible plug in of a higher supply on VIN during OTG mode, the IC detects an overvoltage condition on VIN (OTG output) and immediately stops switching. The OTG overvoltage threshold is fixed at 108% of the programmed OTG voltage. If the OV condition lasts for more than 100ms, the IC exits OTG Mode and enters HIZ Mode. #### **OTG – Cord Compensation** ACT286x provides cord compensation at the OTG output. This feature compensates for system level voltage drops due to PCB, connector, and wiring resistances. These resistances reduce the output voltage at the load. The ACT286x features Cord Compensation which allows the user to compensate for these system level resistances by increasing the OTG voltage regulation set point proportional to the OTG output current. The output voltage increases linearly with increasing load current. The I<sup>2</sup>C OTG\_CORD\_COMP[1:0] bits in register 0x0F set the Cord Comp value. The Cord Compensation value is normalized to R<sub>CS\_IN</sub> = $10m\Omega$ and a 2.4A OTG load current. It scales linearly with changes in current sense resistance or load current. Note that the R<sub>CS\_IN</sub> resistor is both the charging input current limit resistor and the OTG output current limit resistor. $$V_{Cord\_Comp} = V_{OTG\_CORD\_COMP} * \frac{I_{OTG}}{2.44} * \frac{R_{CS\_IN}}{0.010}$$ Where $V_{\text{OTG\_CORD\_COMP}}$ is the I<sup>2</sup>C Cord Compensation value of 100mV, 200mV, or 300mV per Table 9, $I_{\text{OTG}}$ is the actual OTG output current in Amperes, and $R_{\text{CS\_IN}}$ is the current sense value in Ohms. **Table 9: OTG Cord Comp Setting** | OTG_CORD_COMP[1:0] Setting | Cord Comp<br>Value | Equivalent<br>System<br>Resistance | |----------------------------|--------------------|------------------------------------| | 00 | 0 (Disabled) | 0mΩ | | 01 | 100mV | 41.7mΩ | | 10 | 200mV | 83.3mΩ | | 11 | 300mV | 125.0mΩ | #### **Light Load Disable** The ACT2861 includes a Light Load Disable function in OTG mode. This function disables OTG mode and puts the IC into HIZ mode when the load drops very low. This condition typically happens when the ACT2861 OTG output is charging a portable device. When the portable device is fully charged, the output current drops to 0A. Light Load Disable minimizes battery current consumption and extends battery life when the OTG output is not needed. Light Load Disable is available when the IC is operating in OTG mode, the switcher is operating in buck mode, VBAT is higher than VIN by a minimum of 0.5V, and the OTG Output Voltage is less than 6V. Enable Light Load Disable by setting I<sup>2</sup>C bit OTG\_OFF\_LOAD\_EN in register 0x0Eh = 1. Setting this bit = 0 disables the feature. The minimum current is set to 5mA typical. The current must be low for longer than the time set in I<sup>2</sup>C bit OTG\_OFF\_DLY[1:0]. This time can programmed to 10s, 20s, or 30s. Once the OTG state machine has detected a light load condition, it enters the OTG\_LL\_DIS state. The IC must exit OTG mode and re-enter OTG mode to restart the converter. This is typically accomplished by toggling the nOTG pin, but can also be accomplished via I<sup>2</sup>C. #### **OTG - Output Voltage DVS** The ACT2861 is ideally suited for many industry standard charging protocols such as USB PD3.0, QC2.0, QC3.0, etc. This includes USB PD3.0 + PPD. To achieve this compatibility, the output voltage can be dynamically changed in OTG mode. VOUT in OTG mode can be dynamically changed by writing to the OTG\_VOUT[10:0] register, if internal feedback is used and OTG VOUT I2C is set to 0. The OTG OUT-PUT SLEW[1:0] register is used to control the slew rate between settings when the OTG\_VOUT[10:0] is changed. When the voltage is increased, the internal ramp and regulator can compensate and increase the voltage. However, when the voltage is decreased, and there is no external load on the output, the output voltage may not decrease fast enough to the meet the requirements. To speed up the transition time from higher lower output voltages, set OTG PULL-DOWN RAMP=1. This turns on an internal 70mA load when the output voltage is stepped to a lower voltage using the OTG VOUT[10:0] register. The 70mA load turns off when the voltage goes into regulation. The ACT2861 also has a pulldown current that goes active during any output overvoltage condition. Enable this feature by setting the I<sup>2</sup>C bit OTG\_PULLDOWN\_OV = #### **OTG Mode - State Machine Status** The I<sup>2</sup>C bits OTG\_STATUS[2:0] in register 0x20h provide the user with real time status of the OTG state machine. These bits are always 000 when the IC is not in OTG mode. **Table 10: OTG Cord Comp Setting** | OTG_STATUS[2:0] | State Machine<br>State | |-----------------|------------------------| | 000 | OTG_RST | | 001 | OTG_SS | | 010 | OTG_REG | | 011 | OTG_HICCUP | | 100 | OTG_LL_DIS | | 101-111 | Not Valid | #### **OTG - Battery Temperature Protection** The ACT2861 provides battery temperature in OTG mode. If the battery temperature goes outside the programmed range, the IC goes to the OTG\_RST state. It stays there until the temperature returns inside the programmed range or battery temperature monitoring is disabled. Note that the OTG thermal limits use the same registers as the non-JEITA charging registers. Enable OTG battery temperature monitoring by setting I<sup>2</sup>C bit DIS\_TH = 0. When this feature is enabled, the IC compares the battery voltage as measured on the TH pin to two internal I<sup>2</sup>C registers: OTG\_HOT[1:0] and OTG COLD, both in register 0x1Dh. ## **OTG** - Frequency The ACT2861 OTG switching frequency is the same as the charging switching frequency. The ACT2861 can operate at 125kHz, 250kHz, 500kHz, or 1MHz. The switching frequency is set by the factory and is not user programmable. The default frequency is 500kHz to give the best tradeoff between size and efficiency, but can be programmed to the other options with a custom CMI. Note that the external component value requirements change with different switching frequencies. Contact sales@active-semi.com for additional information about other configurations. #### **OTG - Input Capacitor Selection** Note that the OTG CIN capacitor is also the charging output capacitor. It is connected directly to VBAT pin. The capacitor should be dedicated high quality, low-ESR, ceramic capacitor that is optimally placed to minimize the power routing. 22uF to 47uF capacitors are typically acceptable, but the final value is application dependent. Choose the input capacitor value to keep the OTG input voltage ripple less than $\sim 50 \text{mV}$ . The $C_{\text{OTG}}$ input capacitor can be increased without limit. $$C_{OTG\_IN} = I_{OTG} * \frac{\frac{V_{OTG}}{V_{IN}} \left(1 - \frac{V_{OTG}}{V_{IN}}\right)}{F_{SW} * V_{ripple}} \qquad \text{Equation 6}$$ Where $C_{\text{OTG\_IN}}$ is the OTG input capacitance (Charging output capacitance) in uF, $I_{\text{OTG}}$ is the OTG output current in Amperes, $V_{\text{OTG}}$ is the OTG output voltage in volts, $V_{\text{IN}}$ is the OTG input voltage in volts, $F_{\text{SW}}$ is the switching frequency in Hz, and $V_{\text{ripple}}$ is the maximum allowable OTG input voltage ripple in volts. If the OTG input source is a battery, no additional capacitance is needed. If the OTG input source is a power supply rail, adding an additional 100uF bulk electrolytic capacitor is recommended. The ceramic capacitor PCB placement is critical. Refer to the Layout Guidelines selection and to the EVK layout for details. Be sure to consider the input capacitor's DC bias effects. A capacitor's actual capacitance is strongly affected by its DC bias characteristics. The input capacitor is typically an X5R, X7R, or similar dielectric. Use of Y5U, Z5U, or similar dielectrics is not recommended. Input capacitor placement is critical for proper operation. The input capacitor must be placed as close to the IC as possible. The traces from VBAT to the capacitor and from the capacitor to PGND should as short and wide as possible. #### **OTG - Output Capacitor Selection** Note that the OTG COUT capacitors are also the charging input capacitors. They are connected to VIN. The output capacitance must be a combination of ceramic and bulk capacitance. Table 11 gives the required capacitor values for stability. Note that the table has two output capacitor options: Standard Capacitance and Minimum Capacitance. The Standard Capacitance design requires more overall capacitance, but places no restriction on the bulk capacitor ESR. The Minimum Capacitance design results in an overall smaller design, but places restrictions on the ESR. The capacitor values can be increased without limit. Note that the Ceramic and Bulk capacitor values are recommended "Capacitor Values". When choosing the ceramic capacitors, use X5R or X7R dielectrics and be sure to consider the capacitor's tolerance and DC bias effects. Use of Y5U, Z5U, or similar dielectrics is not recommended. The 22uF capacitor must have at least 9uF of effective capacitance for stability. The 47uF capacitor must have 19uF of capacitance. The bulk capacitors do not have DC bias effects. Output ceramic capacitor placement is critical for proper operation. The output capacitor must be placed as close to the IC as possible. The traces from VIN to the capacitor and from the capacitor to PGND should as short and wide as possible. The bulk capacitor should be placed to the left of the current sense resistor. Refer to the Layout Guidelines selection and to the EVK layout for additional details. #### **OTG** - Inductor Selection The buck-boost regulator utilizes current-mode control and a proprietary compensation scheme to simultaneously compensate the buck, buck-boost, and boost modes of operation. The ACT2861 compensation requires a fixed inductor value that is matched to the switching frequency. Table 9 gives the required inductor value. Choose an inductor with a low DC-resistance, and avoid inductor saturation by choosing inductors with DC ratings that exceed the maximum output current by at least 30%. The inductor value must be within +30% to -30% across all operating conditions. #### OTG - Compensation The ACT2861 operates in three switching modes: buck, buck-boost, and boost mode depending on the input and output voltage ratios. The IC contains a proprietary compensation scheme to simultaneously compensate all three switching modes. The compensation values are directly tied to the switching frequency and required inductor value. Table 9 provides the required compensation values. Figure 16 shows the OTG compensation components. **Table 11: OTG Inductor and Compensation** | | | | | Standard Capacitance Design | | | Minimum Capacitance Design | | | | |------------------------|-------------------------------------|--------------------------|--------------------------|-----------------------------|------------------------------|---------------------------|----------------------------------|------------------------------|---------------------------|----------------------------------| | Switching<br>Frequency | Inductor<br>Min / Typ / Max<br>(uH) | C <sub>ICOMP1</sub> (nF) | C <sub>ICOMP2</sub> (nF) | R <sub>ICOMP</sub> (kΩ) | Ceramic<br>Capacitor<br>(uF) | Bulk<br>Capacitor<br>(uF) | Bulk<br>Capacitor<br>ESR<br>(mΩ) | Ceramic<br>Capacitor<br>(uF) | Bulk<br>Capacitor<br>(uF) | Bulk<br>Capacitor<br>ESR<br>(mΩ) | | 125Khz | 29 / 42 / 55 | 82 | 8.2 | 20.0 | 47 | 1000 | N/A | 22 | 470 | 30 - 100 | | 250Khz | 15 / 22 / 29 | 39 | 3.9 | 20.0 | 47 | 470 | N/A | 22 | 220 | 50 - 200 | | 500KHz | 7 / 10 / 13 | 22 | 2.2 | 20.0 | 47 | 220 | N/A | 22 | 100 | 50 - 200 | | 1MHZ | 4 / 5.6 / 7.28 | 10 | 1.0 | 20.0 | 47 | 100 | N/A | 22 | 100 | 50 - 200 | Figure 16: OTG Compensation #### **CHARGE STATUS OUTPUT PIN (NCHG)** The ACT2861 indicates the Charging and OTG states on the open drain nCHG pin. The nCHG pin typically drives an LED, but can also be monitored by a microprocessor GPIO. In Charge mode, the nCHG pin function is enabled by setting I $^2$ C bit DIS\_nCHG\_CHG in register 0x00h = 0. Disable the function by setting it to 1. In OTG mode, the nCHG function is enabled by setting the I $^2$ C bit EN\_OTG\_nCHG in register 0x0Fh = 1. Disable the function by setting it to 0. Tables 12 and 13 show the nCHG state in different Charge and OTG operating conditions. Table 12: nCHG Pin State in Charge Mode | Charging State | nCHG Output Pin | |-------------------------|-----------------| | Charging in progress | LOW | | Charging complete | HIZ | | Charge suspend or Fault | Blinking at 1Hz | Table 13: nCHG Pin State in OTG Mode | OTG State | nCHG Output Pin | |----------------------------------------------------|-----------------| | OTG Enabled and Output Valid | LOW | | OTG Disabled | HIZ | | OTG Enabled In Fault, Hiccup, or Light Load states | HIZ | ## **ADC Monitoring** #### **General Description** The ACT2861 contains a built-in analog to digital converter, ADC, which can be used to monitor seven system level parameters. These include input voltage, output voltage, input current, output current, TH pin, die temperature, and the external ADC input pin. It uses a single 12 bit delta-sigma ADC that uses an analog input multiplexer to select one of seven channels for the A/D conversion. The resulting digital results are stored in seven digital registers. A seven to one multiplexer connects one of the ADC output registers to the user accessible register map. #### **ADC Configuration** The ACT2861 ADC is configured through the I<sup>2</sup>C interface. It is enabled and disabled by the I<sup>2</sup>C bit EN\_ADC in register 0x09h. The ADC has two conversion modes, manual single-shot conversion and automatic polling conversion. #### **Single-Shot Conversion** Configure the IC for single-shot conversion mode by setting the following I<sup>2</sup>C bits in register 0x09h ADC\_ONE\_SHOT = 1. ADC\_CH\_SCAN = 0 DIS\_ADCBUF = 0 In single shot mode, the user defines the input channel to be converted and then manually initiates the ADC conversion. I2C bits ADC\_CH\_CONV [2:0] in register 0x0Ah select the input channel to be converted. ADC CH READ [2:0] selects the ADC channel to be read. These should be set to the same channel. The user initiates an ADC read by writing a 1 into EN ADC in register 0x09h. When ADC conversion is complete, the ADC DATA READY bit in register 0x0Ah is set to 1, nIRQ is asserted low, and EN ADC bit automatically changes back to 0. The uP can then read the status bits to find that the ADC conversion is complete. The ADC data are stored in ADC OUT [13:6] in register 0x07h and ADC OUT[5:2] in register 0x08h. nIRQ stays asserted low and the ADC\_READY\_BIT stays equal to 1 until the ADC data is read. Reading the ADC data automatically deasserts nIRQ. To initiate another ADC conversion for the same channel, set EN ADC=1. To initiate an ADC conversion for another channel, change ADC\_CH\_CONV and ADC\_CH\_READ to the appropriate channel and then set EN ADC=1. Figure 17: ADC Block Diagram #### **Automatic Polling Conversion** Configure the IC for automatic polling conversion mode by setting the following I<sup>2</sup>C bits in register 0x09h ADC\_ONE\_SHOT = 0 ADC\_CH\_SCAN = 1 DIS\_ADCBUF = 0 Start the automatic polling by changing EN\_ADC to 1. When in automatic polling mode, the ADC continuously changes the MUX inputs to read all input channels. The ADC continually overwrites the data in the output register. After all channels have been converted, the ADC\_DATA\_READY bit is set to 1. Note that nIRQ is not asserted low in Automatic Polling mode. Ensure that ADC data is valid and ready by reading the ADC\_DATA\_READY before reading ADC data. After the ADC\_DATA\_READY bit is set to 1, the user defines the channel to be read with the ADC\_CH\_READ [2:0] bits in register 0x0Ah. Change ADC\_CH\_READ to read additional channels. Table 14 shows the equations to convert the ADC data into the actual measured values. Note that the table refers to the voltages and currents with respect to Charge mode. Note that the **klim** term in the Output Current measurement depends on IC's operating mode and the OTG\_BAT\_ILIM register setting (I<sup>2</sup>C register 0x10h). Table 15 shows how to determine the correct klim value. #### **Table 14: ADC Channels** | Channel | Channel Description | ADC_CH_CONV[2:0] | ADC_CH_READ[2:0] | Value | |---------|------------------------------------|------------------|------------------|-------------------------------------------------------------------------------------------------| | CH0 | Input Current (I <sub>IN</sub> ) | 000 | 000 | I <sub>IN</sub> = 0.7633*(ADC_OUT[13:2]-2048)<br>/R <sub>CS_IN</sub> /R <sub>ILIM</sub> | | CH1 | Input Voltage (VIN) | 001 | 001 | V <sub>IN</sub> = 0.02035*(ADC_OUT[13:2]-2048) | | CH2 | Output Voltage (VBAT) | 010 | 010 | V <sub>BAT</sub> = 0.01527*(ADC_OUT[13:2]-2048) | | CH3 | Output Current (I <sub>BAT</sub> ) | 011 | 011 | I <sub>BAT</sub> = klim*0.7633*( ADC_OUT[13:2]-<br>2048)/R <sub>CS_OUT</sub> /R <sub>OLIM</sub> | | CH4 | тн | 100 | 100 | V <sub>TH</sub> = 0.003053*( ADC_OUT[13:2]-2048) | | CH5 | Die Temperature | 101 | 101 | T <sub>J</sub> = 0.2707* ADC_OUT[13:2] - 809.49 | | CH6 | ADC Input | 110 | 110 | V <sub>ADC</sub> = 0.01527*(ADC_OUT[13:2]-2048) | #### Table 15: klim Values | IC Operating<br>Mode | OTG_BAT_ILIM<br>(register 0x10h) | klim | |----------------------|----------------------------------|----------| | Charge | n/a | 1 | | | 00 | disabled | | OTG | 01 | 1.5 | | | 10 | 2.0 | | | 11 | 1.5 | Below are two example ADC reads. 1. Charge mode. Battery voltage = 7.4V Read CH2 to measure the battery voltage. This reading results in the ADC\_OUT[13:2] bits = 0x9E9h, which converts to 2537 decimal. $$V_{BAT} = 0.01527 * (2537 - 2048) = 7.04V$$ 2. OTG mode. OTG input current (from the battery) = 2.0A. Assume $R_{CS\_OUT}$ = 0.01ohm and $R_{OLIM}$ = 33.1kohm. Also assume the OTG\_BAT\_ILIM register = 10 Read CH3 to measure the battery current. This reading results in the ADC\_OUT[13:2] = 0x9A4h, which converts to 2468 decimal. $$I_{BAT} = \frac{klim * 0.7633 * (2468 - 2048)}{0.01 * 33100} = 1.937A$$ ## PC board layout guidance Proper parts placement and PCB layout are critical to the operation of switching power supplies. Follow the following layout guidelines when designing the ACT2861 PCB. Refer to the Active-Semi ACT2861 Evaluation Kit for layout guidance. - Place the ceramic input and output capacitors as close as possible to the IC. Connect the input capacitors directly between VIN and PGND pins on the top layer. Connect the output capacitors directly between VBAT and PGND pins on the top layer. Use 1206 sized capacitors to allow for proper switch pin routing. Note that the input and output capacitor placement is critical. Active-Semi strongly recommends following the EVK input capacitor and output capacitor placement and routing. The bulk input and output capacitor placement is not as critical. Bulk capacitors should be placed on the opposite side of the sense resistors from the ceramic capacitors. - Minimize the switch node trace lengths between the SW1 and SW2 pins and the inductor. Optimal switch node routing is to run the traces between the input and output capacitors' pads. Using 1206 or larger sized capacitors is recommended. Avoid routing sensitive analog signals near these high frequency, high dV/dt traces. Active-Semi strongly recommends following the EVK inductor placement and PCB routing. - The VBATS pin should be Kelvin connected to the battery. Keep this trace away from the SW1 and SW2 traces to prevent noise injection. The IC regulates the battery voltage to this Kelvin connection. - 4. The PGND and AGND ground pins must be electrically connected together. The AGND ground plane should be isolated from the rest of the PCB power ground. These two ground pins should be connected together right at the IC. - 5. Connect the exposed pad directly to the top layer PGND pins and ground plane. Connect the top layer ground plane to both internal ground planes and the PCB backside ground plane with thermal vias. Provide ground plane routing on multiple layers to allow the IC's heat to flow into the PCB and then spread radially from the IC. Avoid cutting the ground planes or adding vias that restrict the radial flow of heat. - Make Kelvin connections to the ILIM and OLIM current sense resistors. Route the current sense signals close to each other and keep them away from noisy switching signals. - 7. The current sense filter capacitors and inductors should be placed directly by their respective ISRP, ISRN, OSRP, and OSRN pins. - 8. Remember that all open drain outputs need pull-up resistors. - 9. The following components should be connected to the AGND plane. **ILIM** resistor **OLIM** resistor COMP resistor and capacitors VREG bypass capacitor INTBP bypass capacitor 10. The ACT2861 footprint must connect the VIN pins 23, 24, and 35 on the top layer. It must connect the SW1 pins 21, 22, and 34 on the top layer. It must connect the SW2 pins 18, 19, and 33 on the top layer. # **Typical Operating Characteristics** ## **CMI OPTIONS** This section provides the basic default configuration settings for each available ACT2861 CMI option. #### CMI 201: ACT2861QI201 CMI 201 is optimized for 2 cell Li-lon battery applications and the default settings are appropriate for most typical applications. It operates with a switching frequency of 500kHz to provide an optimal tradeoff between overall size and efficiency. Table 13 shows the default register settings. Table 13: CMI 201 Default Register Settings | Function | ACT2861QI201 Default<br>Register Settings | Register | | | | | |------------------------------------------------------------------------------|-------------------------------------------|----------------------|--|--|--|--| | Battery & Charging | | | | | | | | Battery Termination Voltage | 8.4V | VTERM | | | | | | Battery Pre-Charge Voltage | 6V | VBAT_LOW | | | | | | Battery Short Voltage | 5V | VBAT_SHORT | | | | | | Battery Good Indicator Voltage (delta above Battery Pre-Charge Voltage) | 0.6V | VBATGOOD | | | | | | Battery Recharge Voltage (delta below VTERM) | 400mV | VRECHARGE | | | | | | Fast Charge Current Scaling Factor (relative to Io-LIM) | 50% | IFCHG | | | | | | Battery Short Current Scaling Factor (relative to I <sub>O-LIM</sub> ) | 4% | VBAT_SHORT_CURRENT | | | | | | Battery Pre-Charge Current Scaling Factor (relative to I <sub>OLIM</sub> ) | 5% | IPRECHG | | | | | | Battery Termination Current Scaling Factor (relative to Iolim) | 5% | ITERM | | | | | | Battery Termination | Enabled | EN_TERM | | | | | | Battery Charge Path Impedance Compensation | Disabled | BAT_PATH_COMP | | | | | | Battery Path Impedance Compensation Voltage Clamp | Disabled | BAT_PATH_COMP_VCLAMP | | | | | | Charging Input Current Limit Scaling Factor (relative to I <sub>ILIM</sub> ) | 67% | IINLIM | | | | | | TH Pin | Enabled | DIS_TH | | | | | | Non-JEITA Max Battery Temp | 60 deg C | OTG_HOT | | | | | | Non-JEITA Min Battery Temp | 0 deg C | OTG_COLD | | | | | | Minimum Input Voltage Limit (Start to reduce charger current) | 4.5V | VINLIM | | | | | | Start Delay (charging) | 220ms | VIN_STRT_DLY | | | | | | Battery OVP Latch off | Disabled | DIS_VBAT_OVP | | | | | | Battery OV Deglitch Time | 40ms | VBAT_OV_DEGLITCH_EN | | | | | | Safety Timer | 16 Hr | FC_SAFETY_TIMER | | | | | | nCHG Pin Functionality in Charge Mode | Enabled | nOTG_PIN_POLARITY | | | | | | | JEITA | | | | | | | JEITA Support | Enabled | DIS_JEITA | | | | | | JEITA Warm (45°C-60°C) Termination Voltage Reduction (below VTERM) | 400mV | JEITA_VSETH | | | | | | JEITA Warm (45°C-60°C) Charge Current | 50% | JEITA_ISETH | | | | | | | |-----------------------------------------------------------------------------------------|---------------|-----------------------|--|--|--|--|--|--| | JEITA Cold (0°C-10°C) Charge Current | 50% | JEITA_ISETC | | | | | | | | отс | | | | | | | | | | OTG Operation | Enabled | OTG_EN | | | | | | | | OTG Output Voltage | 5.1V | OTGVOUT_I2C | | | | | | | | OTG Output Constant Current Limit Scaling Factor (relative to IILIM) | 100% | OTG_CC | | | | | | | | OTG Mode Battery Discharge Current Limit Scaling Factor (relative to I <sub>CHG</sub> ) | 200% | OTG_BAT_ILIM | | | | | | | | OTG Softstart Time | 5ms | OTG_SS | | | | | | | | Switching Frequency | 500kHz | FREQ_SEL | | | | | | | | OTG nOTG Pin Polarity | Active Low | nOTG_PIN_POLARITY | | | | | | | | nCHG Pin Functionality in OTG Mode | Enabled | EN_OTG_NCHG | | | | | | | | OTG Start up Delay | 1000ms | OTG_EN_DLY | | | | | | | | OTG Cord Compensation | Disabled | OTG_CORD_COMP | | | | | | | | OTG Battery Cut Off Voltage During Discharge (Delta below VBAT_LOW) | 0.4V | OTG_VBAT_CUTOFF | | | | | | | | OTG Output Slew Rate | 0.5V/ms | OTG_OUTPUT_SLEW | | | | | | | | PFM Mode in Charge and OTG modes | Enabled | OTG_DIS_PFM | | | | | | | | OTG Light Load Turn Off | Enabled | OTG_OFF_LOAD_EN | | | | | | | | OTG Light Load Turn Off Delay | 30s | OTG_OFF_DLY | | | | | | | | OCP Shutdown (8 FET OC cycles) | Enabled | DIS_OCP_SHUTDOWN | | | | | | | | FET cycle by cycle current limit | 10A | FET_ILIMIT & ILIM_LOW | | | | | | | | Input OV restart time | 40ms | VIN_OV_RESTART_DELAY | | | | | | | | | ADC | | | | | | | | | ADC Enabled | Disabled | EN_ADC | | | | | | | | | VREG LDO | | | | | | | | | VREG Enabled | Enabled | VREG_EN | | | | | | | | VREG Output Voltage | 5V | VREG | | | | | | | | VREG Input Control | Auto | VREG_OVERRIDE | | | | | | | | VREG Input Voltage | VIN | VREG_SELECT | | | | | | | | | Miscellaneous | | | | | | | | | Watchdog Timer | Disabled | WATCHDOG | | | | | | | | Die Regulation Temperature | 120 deg C | TREG | | | | | | | | 7-bit I2C Slave Address | 0x24h | I2CADD | | | | | | | | | | | | | | | | | #### CMI 301: ACT2861QI301 CMI 301 is optimized for 3 cell Li-Ion battery applications and the default settings are appropriate for most typical applications. It operates with a switching frequency of 500kHz to provide an optimal tradeoff between overall size and efficiency. Table 14 shows the default register settings. Table 14: CMI 301 Default Register Settings | Function | ACT2861QI301 Default<br>Register Settings | Register | | | | | | |---------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------|--|--|--|--|--| | Battery & Charging | | | | | | | | | Battery Termination Voltage | 12.6V | VTERM | | | | | | | Battery Pre-Charge Voltage | 9V | VBAT_LOW | | | | | | | Battery Short Voltage | 7.5V | VBAT_SHORT | | | | | | | Battery Good Indicator Voltage (delta above Battery Pre-Charge Voltage) | 0.6V | VBATGOOD | | | | | | | Battery Recharge Voltage (delta below VTERM) | 600mV | VRECHARGE | | | | | | | Fast Charge Current Scaling Factor (relative to $I_{\text{O-LIM}})$ | 50% | IFCHG | | | | | | | Battery Short Current Scaling Factor (relative to $\mbox{\scriptsize IO-}$ $_{\mbox{\tiny LIM}})$ | 4% | VBAT_SHORT_CURRENT | | | | | | | Battery Pre-Charge Current Scaling Factor (relative to IoLIM) | 5% | IPRECHG | | | | | | | Battery Termination Current Scaling Factor (relative to IoLIM) | 5% | ITERM | | | | | | | Battery Termination | Enabled | EN_TERM | | | | | | | Battery Charge Path Impedance Compensation | +120mV | BAT_PATH_COMP | | | | | | | Battery Path Impedance Compensation Voltage Clamp | Disabled | BAT_PATH_COMP_VCLAMP | | | | | | | Charging Input Current Limit Scaling Factor (relative to $I_{\text{ILIM}}$ ) | 67% | IINLIM | | | | | | | TH Pin | Enabled | DIS_TH | | | | | | | Non-JEITA Max Battery Temp | 65 deg C | OTG_HOT | | | | | | | Non-JEITA Min Battery Temp | -10 deg C | OTG_COLD | | | | | | | Minimum Input Voltage Limit (Start to reduce charger current) | 4.5V | VINLIM | | | | | | | Start Delay (charging) | 220ms | VIN_STRT_DLY | | | | | | | Battery OVP Latch off | Enabled | DIS_VBAT_OVP | | | | | | | Battery OV Deglitch Time | 40ms | VBAT_OV_DEGLITCH_EN | | | | | | | Safety Timer | 16 Hr | FC_SAFETY_TIMER | | | | | | | nCHG Pin Functionality in Charge Mode | Enabled | nOTG_PIN_POLARITY | | | | | | | JEITA | | | | | | | | | JEITA Support | Enabled | DIS_JEITA | | | | | | | JEITA Warm (45°C-60°C) Termination Voltage Reduction Below VTERM | 600mV | JEITA_VSETH | | | | | | | JEITA Warm (45°C-60°C) Charge Current | 50% | JEITA_ISETH | | | | | | | JEITA Cold (0°C-10°C) Charge Current | 50% | JEITA_ISETC | | | | | | | OTG | | | | | | | |-----------------------------------------------------------------------------------------|---------------|-----------------------|--|--|--|--| | OTG Operation | Enabled | OTG_EN | | | | | | OTG Output Voltage | 5.1V | OTGVOUT_I2C | | | | | | OTG Output Constant Current Limit Scaling Factor (relative to IILIM) | 100% | OTG_CC | | | | | | OTG Mode Battery Discharge Current Limit Scaling Factor (relative to I <sub>CHG</sub> ) | 200% | OTG_BAT_ILIM | | | | | | OTG Softstart Time | 5ms | OTG_SS | | | | | | Switching Frequency | 500kHz | FREQ_SEL | | | | | | OTG nOTG Pin Polarity | Active Low | nOTG_PIN_POLARITY | | | | | | nCHG Pin Functionality in OTG Mode | Enabled | EN_OTG_NCHG | | | | | | OTG Start up Delay | 1000ms | OTG_EN_DLY | | | | | | OTG Cord Compensation | Disabled | OTG_CORD_COMP | | | | | | OTG Battery Cut Off Voltage During Discharge (Delta below VBAT_LOW) | 0.4V | OTG_VBAT_CUTOFF | | | | | | OTG Output Slew Rate | 0.1V/ms | OTG_OUTPUT_SLEW | | | | | | PFM Mode in Charge and OTG modes | Enabled | OTG_DIS_PFM | | | | | | OTG Light Load Turn Off | Enabled | OTG_OFF_LOAD_EN | | | | | | OTG Light Load Turn Off Delay | 30s | OTG_OFF_DLY | | | | | | OCP Shutdown (8 FET OC cycles) | Enabled | DIS_OCP_SHUTDOWN | | | | | | FET cycle by cycle current limit | 10A | FET_ILIMIT & ILIM_LOW | | | | | | Input OV restart time | 40ms | VIN_OV_RESTART_DELAY | | | | | | | ADC | | | | | | | ADC Enabled | Disabled | EN_ADC | | | | | | | VREG LDO | | | | | | | VREG Enabled | Enabled | VREG_EN | | | | | | VREG Output Voltage | 5V | VREG | | | | | | VREG Input Control | Auto | VREG_OVERRIDE | | | | | | VREG Input Voltage | VIN | VREG_SELECT | | | | | | | Miscellaneous | | | | | | | Watchdog Timer | Disabled | WATCHDOG | | | | | | Die Regulation Temperature | 120 deg C | TREG | | | | | | 7-bit I2C Slave Address | 0x24h | I2CADD | | | | | #### CMI 401: ACT2861QI401 CMI 401 is optimized for 4 cell Li-Ion battery applications and the default settings are appropriate for most typical applications. It operates with a switching frequency of 500kHz to provide an optimal tradeoff between overall size and efficiency. Table 15 shows the default register settings. Table 15: CMI 401 Default Register Settings | Function | ACT2861QI401 Default<br>Register Settings | Register | | | | | | |------------------------------------------------------------------------------|-------------------------------------------|----------------------|--|--|--|--|--| | Battery & Charging | | | | | | | | | Battery Termination Voltage | 16.8V | VTERM | | | | | | | Battery Pre-Charge Voltage | 12V | VBAT_LOW | | | | | | | Battery Short Voltage | 10V | VBAT_SHORT | | | | | | | Battery Good Indicator Voltage (delta above Battery Pre-Charge Voltage) | 0.8V | VBATGOOD | | | | | | | Battery Recharge Voltage (delta below VTERM) | 800mV | VRECHARGE | | | | | | | Fast Charge Current Scaling Factor (relative to $I_{\text{O-LIM}})$ | 50% | IFCHG | | | | | | | Battery Short Current Scaling Factor (relative to $l_{O-LIM}$ ) | 4% | VBAT_SHORT_CURRENT | | | | | | | Battery Pre-Charge Current Scaling Factor (relative to IoLIM) | 5% | IPRECHG | | | | | | | Battery Termination Current Scaling Factor (relative to IoLIM) | 5% | ITERM | | | | | | | Battery Termination | Enabled | EN_TERM | | | | | | | Battery Charge Path Impedance Compensation | +120mV | BAT_PATH_COMP | | | | | | | Battery Path Impedance Compensation Voltage Clamp | Disabled | BAT_PATH_COMP_VCLAMP | | | | | | | Charging Input Current Limit Scaling Factor (relative to $I_{\text{ILIM}}$ ) | 67% | IINLIM | | | | | | | TH Pin | Enabled | DIS_TH | | | | | | | Non-JEITA Max Battery Temp | 65 deg C | OTG_HOT | | | | | | | Non-JEITA Min Battery Temp | -10 deg C | OTG_COLD | | | | | | | Minimum Input Voltage Limit (Start to reduce charger current) | 4.5V | VINLIM | | | | | | | Start Delay (charging) | 220ms | VIN_STRT_DLY | | | | | | | Battery OVP Latch off | Enabled | DIS_VBAT_OVP | | | | | | | Battery OV Deglitch Time | 40ms | VBAT_OV_DEGLITCH_EN | | | | | | | Safety Timer | 16 Hr | FC_SAFETY_TIMER | | | | | | | nCHG Pin Functionality in Charge Mode | Enabled | nOTG_PIN_POLARITY | | | | | | | JEITA | | | | | | | | | JEITA Support | Enabled | DIS_JEITA | | | | | | | JEITA Warm (45°C-60°C) Termination Voltage Reduction Below VTERM | 600mV | JEITA_VSETH | | | | | | | JEITA Warm (45°C-60°C) Charge Current | 50% | JEITA_ISETH | | | | | | | JEITA Cold (0°C-10°C) Charge Current | 50% | JEITA_ISETC | | | | | | | OTG | | | | | | | | | |-----------------------------------------------------------------------------------------|---------------|-----------------------|--|--|--|--|--|--| | OTG Operation | Enabled | OTG_EN | | | | | | | | OTG Output Voltage | 5.1V | OTGVOUT_I2C | | | | | | | | OTG Output Constant Current Limit Scaling Factor (relative to IILIM) | 100% | OTG_CC | | | | | | | | OTG Mode Battery Discharge Current Limit Scaling Factor (relative to I <sub>CHG</sub> ) | 200% | OTG_BAT_ILIM | | | | | | | | OTG Softstart Time | 5ms | OTG_SS | | | | | | | | Switching Frequency | 500kHz | FREQ_SEL | | | | | | | | OTG nOTG Pin Polarity | Active Low | nOTG_PIN_POLARITY | | | | | | | | nCHG Pin Functionality in OTG Mode | Enabled | EN_OTG_NCHG | | | | | | | | OTG Start up Delay | 1000ms | OTG_EN_DLY | | | | | | | | OTG Cord Compensation | Disabled | OTG_CORD_COMP | | | | | | | | OTG Battery Cut Off Voltage During Discharge (Delta below VBAT_LOW) | 0.4V | OTG_VBAT_CUTOFF | | | | | | | | OTG Output Slew Rate | 0.1V/ms | OTG_OUTPUT_SLEW | | | | | | | | PFM Mode in Charge and OTG modes | Enabled | OTG_DIS_PFM | | | | | | | | OTG Light Load Turn Off | Enabled | OTG_OFF_LOAD_EN | | | | | | | | OTG Light Load Turn Off Delay | 30s | OTG_OFF_DLY | | | | | | | | OCP Shutdown (8 FET OC cycles) | Enabled | DIS_OCP_SHUTDOWN | | | | | | | | FET cycle by cycle current limit | 10A | FET_ILIMIT & ILIM_LOW | | | | | | | | Input OV restart time | 40ms | VIN_OV_RESTART_DELAY | | | | | | | | | ADC | | | | | | | | | ADC Enabled | Disabled | EN_ADC | | | | | | | | | VREG LDO | | | | | | | | | VREG Enabled | Enabled | VREG_EN | | | | | | | | VREG Output Voltage | 5V | VREG | | | | | | | | VREG Input Control | Auto | VREG_OVERRIDE | | | | | | | | VREG Input Voltage | VIN | VREG_SELECT | | | | | | | | | Miscellaneous | | | | | | | | | Watchdog Timer | Disabled | WATCHDOG | | | | | | | | Die Regulation Temperature | 120 deg C | TREG | | | | | | | | 7-bit I2C Slave Address | 0x24h | I2CADD | | | | | | | ## **12C REGISTERS** The register map section provides a basic understanding of the ACT2861 registers. Note that the default values reference the CMI 201 settings. | Register | Register Name | Туре | R/W | Description | Default | |----------|---------------------------------|------|-----|--------------------------------------------------|---------| | 0x00 | Master Control 1 | VM | R/W | | 0x00h | | 0x01 | Master Control 2 | NVM | R/W | Configure various device options | 0x34h | | 0x02 | General Status | VM | R | Device status | 0x00h | | 0x03 | Charger Status | VM | R | Charger status | 0x00h | | 0x04 | Temperature Status | VM | R | Charger temperature status | 0x00h | | 0x05 | Fault 1 | VM | R | Davides Facility | 0x00h | | 0x06 | Fault 2 | VM | R | Device Faults | 0x00h | | 0x07 | ADC Output 1 | VM | R | ADC Output | 0x00h | | 0x08 | ADC Output 2 | VM | R | ADC Output | 0x00h | | 0x09 | ADC Configuration 1 | VM | R/W | ADC confirmation hits | 0x00h | | 0x0A | ADC Configuration 2 | VM | R/W | ADC configuration bits | 0x00h | | 0x0B | Charge Control VBAT<br>Short | NVM | R/W | Configure various charger options | 0x98h | | 0x0C | Charge Control 2 | NVM | R/W | Configure various charger options | 0x40h | | 0x0D | Charge Control 3 | NVM | R/W | Configure various charger options | 0x49h | | 0x0E | OTG Mode Control 1 | NVM | R/W | Configure OTG mode options | 0xADh | | 0x0F | OTG Mode Control 2 | NVM | R/W | Configure OTG mode options | 0x43h | | 0x10 | OTG Control 3 | NVM | R/W | Configure Converter options | 0x78h | | 0x11 | Battery Regulation<br>Voltage 1 | NVM | R/W | 44 bit 51/ 00 51/ 1 0D = 401/ Defects 4.01/ | 0xF1h | | 0x12 | Battery Regulation<br>Voltage 2 | NVM | R/W | 11-bit, 5V ~ 22.5V, LSB = 10mV, Default = 4.2V | 0x54h | | 0x13 | OTG Output Voltage 1 | NVM | R/W | 40.1% 0.0 | 0xA0h | | 0x14 | OTG Output Voltage 2 | NVM | R/W | 10-bit, 3.0 ~ 23.42V, LSB = 20mV, Default = 5.1V | 0xD6h | | 0x15 | Input Current Limit | NVM | R/W | 7-bit, 0 ~ 100%, LSB = 1%, Default = 100% | 0x43h | | 0x16 | Input Voltage Limit | NVM | R/W | 8-bit, 4 ~ 16.7V, LSB = 100mV, default = 4.4V | 0x05h | | 0x17 | OTG Output Current<br>Limit | NVM | R/W | 7-bit, 0 ~ 100%, LSB = 1%, Default = 100% | 0x64h | |------|-------------------------------------|-----|-----|-----------------------------------------------|-------| | 0x18 | Fast Charge Current | NVM | R/W | 7-bit, 0 ~ 100%, LSB = 1%, Default = 100% | 0x32h | | 0x19 | Pre-Charge &<br>Termination Current | NVM | R/W | 4-bit, 0 ~ 20%, LSB = 1%, Default = 10% | 0x00h | | 0x1A | Battery Low Voltage | NVM | R/W | 8-bit, 2.5 ~ 15.2V, LSB = 100mV, default = 3V | 0x0Ah | | 0x1B | Safety Timer | NVM | R/W | 5-bit, 0.5 ~ 16V, LSB = 0.5Hr, default = 10Hr | 0x1Fh | | 0x1C | JEITA | NVM | R/W | JEITA Charge Voltage/Current Setting | 0x1Ah | | 0x1D | Temperature Setting | NVM | R/W | High/Low Temperature Thresholds | 0x8Bh | | 0x1E | IRQ Control 1 | VM | R/W | IDO Marile Comtrol | 0x00h | | 0x1F | IRQ Control 2 | VM | R/W | IRQ Mask Control | 0x00h | | 0x20 | OTG Status | VM | R | OTG Status | 0x00h | REG 0x00: Main Control 1 (R/W) (VM) | Bit | Name | Default<br>Value | Description | Comment | |-----|-----------------------|------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | HIZ | 0 | 0: Not in HIZ mode<br>1: In HIZ mode | Bit to control if IC is in HIZ mode. If set to 1, EN_CHG will NOT enable switching for charger or and nOTG pin will not enable OTG mode. In addition, the OVERRIDE_EN_CHG or the OVERRIDE_nOTG Registers will not enable the converter. | | 6 | OVERRIDE_EN_CHG | 0 | 0: No Effect<br>1: Override EN_CHG<br>Input | 0: No effect 1: This will override the EN_CHG pin and allow the charging to start, even if the EN pin is low. With this set HI, enable pin will have no effect on charging. HIZ will still need to be set to 0 to allow Charging. | | 5 | SHIPM_ENTER | 0 | 0: No Change<br>1: Device enters ship<br>mode | Write to 1 clears register after 1 sec 0: Normal Mode 1: Disables everything and device enters Ship Mode after a 1 second delay. During the 1 second countdown this bit will stay high. If user wants to cancel the enter ship mode during the 1 sec delay, write this back to 0, and ship mode will not be entered. Warning: Entering ship mode disables everything and must be re-enabled with SHIPM pin or VIN supply. | | 4 | GPIO_OUT | 0 | O: Output in HIZ Output pulled low | GPIO output register Only available in ACT2862 (No OTG Mode) | | 3 | DIS_nCHG_CHG | 0 | 0: Enable<br>1: Disable | If set to 1, nCHG Charge pin is always HIZ in Charger mode. | | 2 | WATCHDOG_RESET | 0 | 0: Normal<br>1: Reset | I2C Watchdog Timer Reset This must be written to 1 before Watchdog timer expires, if Watchdog timer is enabled. This is auto clearing when writing to a 1. | | 1 | Audio Frequency Limit | 0 | 0: No limit<br>1: Minimum 31.25kHz | O: No limit of switching frequency 1: Set minimum switching frequency to 31.25kHz to avoid audio noise For both OTG and Charge mode. | | 0 | REGISTER_RESET | 0 | 1: Reset Registers to<br>Default | Register is self-clearing. Write to 1 resets registers and set reset register back to 0. | REG 0x01: Main Control 2 (R/W) (NVM) | | | <b>(1)</b> | | | |-----|--------------------------|---------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Default Value | Description | Comment | | 7 | DIS_TH | 0 | 0: Enable<br>1: Disable | Set 1 to disable TH output and the JEITA Control. During this mode, charger and OTG mode will always operate at full current and voltage settings. Note: This must be set to 1 to achieve the lowest possible input current. | | 6 | DIS_OCP_SHUTDO<br>WN | 0 | 0: Enable<br>1: Disable | If set to 0, the device will be disabled if FET cycle by cycle current limit is detected for 8 (or 16) continuous cycles. For both Charge and OTG modes. Uses the FET_LIMIT register setting for the FET current limit. | | 5 | DIS_VBAT_OVP | 1 | 0: Enable<br>1: Disable | When set to 1, a BAT_OVP fault does not latch off the charger in a fault mode. Charger will restart automatically when the OVP condition is removed. | | 4 | FET_ILIMIT | 1 | 0: 8.5A<br>1: 10A | This is the cycle by cycle current limit setting for ALL FETS in any operating mode: | | 3 | VIN_OV_RESTART_<br>DELAY | 0 | 0: 40ms<br>1: 100usec | Delay time to restart in charger mode after Input OV fault has been removed | | 2 | VREG_EN | 1 | 0: Turn OFF VREG<br>1: Turn ON VREG | Control VREG on/off Default is on. | | 1 | WATCHDOG[1] | 0 | 00: Disable timer<br>01: 80s<br>10: 160s<br>11: 320s | I2C Watchdog Timer Setting Watchdog timer is always disabled and reset to 0 in HIZ | | 0 | WATCHDOG[0] | 0 | | Mode. When Disabled, Watchdog timer is also reset to 0. | ## REG 0x02: General Status (Read Only) (VM) | Bit | Name | Default Value | Description | Comment | |-----|-------------------|---------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | nVBAT_GOOD | 0 | O: Battery voltage is good 1: Battery voltage is lower than V <sub>BAT_GOOD</sub> | Set bit when battery voltage is lower than VBAT_GOOD threshold in Charge Mode or OTG Mode This is not checked in HIZ Mode, so will be set to 0 in HIZ Mode. This read only register has a 16msec deglitch for rising and falling edge. | | 6 | nIRQ_PIN_Status | 0 | O: Our device output drive HIZ 1: Our device output asserted Low | Device status of IRQ output Not actual status of the IRQ pin – Open drain output so other devices could be driving the pin low in a wired OR configuration | | 5 | nOTG_PIN_STATUS | 0 | 0: nOTG Pin Low<br>1: nOTG Pin High | Real time status of the nOTG input pin | | 4 | INPUT_UVLO_CHG | 0 | 0: Input above UVLO<br>1: Input below UVLO | Charge Mode Only Real time status – For latched fault, see the Fault Registers | | 3 | INPUT_OV_CHG | 0 | 0: Input below OV<br>1: Input above OV | Charge Mode Only Real time status – For latched fault, see the Fault Registers | | 2 | GPIO_IN | 0 | 0: GPIO Input Low<br>1: GPIO Input HI | Real Time status of GPIO Pin. Only available in ACT2862, otherwise this register is always low | | 1 | OPERATION_MODE[1] | 0 | 00: HIZ Mode<br>01: Charger Mode | Current state machine status for overall system | | 0 | OPERATION_MODE[0] | 0 | 10: OTG Mode<br>11: not valid | | ## REG 0x03: Charger Status (Read only) (VM) | Bit | Name | Default Value | Description | Comment | |-----|-------------------------|---------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 7 | EN_CHG_PIN_STAT<br>US | 0 | 0: EN < 0.8V<br>1: EN > 0.8V | Real time status of the EN_CHG Input PIN Threshold shown does not include hystersis | | 6 | THERMAL_ACTIVE | 0 | O: Not in thermal regulation Thermal regulation Active | Thermal Regulation Active in Charge AND OTG Mode | | 5 | INPUT_IINLIM_STAT<br>US | 0 | 0: Not in IINLIM 1: In IINLIM | Charger Mode Only | | 4 | INPUT_VINLIM_STAT<br>US | 0 | 0: Not in VINLIM 1: In VINLIM | Charger Mode Only | | 3 | CHG_STATUS[3] | 0 | 0000: RESET | State machine for charger status | | 2 | CHG_STATUS[2] | 0 | SCOND or SCOND_DB 0010: SCSUSPEND | See Section 1.2.2. for further information | | 1 | CHG_STATUS[1] | 0 | 0011: PCOND<br>0100: PCSUSPEND | Notes: When not in Charge State, status is always RESET (0000) | | 0 | CHG_STATUS[0] | 0 | 0101: FASTCHG 0110: FCSUSPEND 0111: CHGFULL 1000: CFSUSPEND 1001: CHGTERM 1010: CTSUSPEND 1011: FAULT | Check Register 0x06 Bit 0 to determine if Battery is below Dead Battery level. 1100 – 1111: Not Valid | REG 0x04: Temperature Status (Read Only) (VM) | | en l | | | | | |-----|------------------------------------|---------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Name | Default Value | Description | Comment | | | 7 | POK_VOUT | 0 | 0: Output below 90%<br>1: Output above 92% | Indicator for Power OK in OTG or CHG mode. Uses OTG_VOUT setting and measures VIN Pin during OTG. Uses VTERM setting and VBATS Pin during Charge Mode. | | | 6 | TH_BAT_DETECT | 0 | 0: No Battery detected 1: Battery detected | Uses the voltage on TH pin. Can be used to detect battery or battery at very cold temperature. If DIS_TH=1, then register is always 0 – No battery detected. | | | 5 | OTG_COLD_DIS /<br>CHRG DIS_JEITA=1 | 0 | OTG Mode OR (Charge<br>Mode <b>AND</b><br>DIS_JEITA=1)<br>0: OK<br>1: Below 0°C / -10°C<br>input | If this bit is 1, then OTG or Charger mode is disabled caused by Battery Below 0C or -10C depending on OTG_COLD Register | | | 4 | OTG_HOT_DIS /<br>CHRG DIS_JEITA=1 | 0 | OTG Mode OR<br>( Charge Mode AND<br>DIS_JEITA=1 )<br>0: OK<br>1: Above 55°C / 60°C /<br>65°C Threshold | If this bit is 1, then OTG or Charger mode is disabled caused by Battery Above 55C/60C/65C depending on OTG_HOT[1:0] Register | | | 3 | CHRG_COLD | 0 | 0: Normal Charge Mode OR DIS_JEITA=1 1: Charging has stopped with DIS_JEITA=0 | In charge mode, if <i>DIS_JEITA</i> =0, then this bit goes high when the battery temperature is less than 0°C and the device is always disabled. | | | 2 | CHRG_COOL | 0 | O: Normal Charge Mode <b>OR</b> <i>DIS_JEITA</i> =1 1: Reduced current or charge suspended | In charge mode, if <i>DIS_JEITA</i> =0, then this bit goes high when battery temperature is between 10°C and 0°C. In this mode, the device may be disabled, or reduced current. This is controlled by Register 0x1C Bit [1:0]. | | | 1 | CHRG_WARM | 0 | 0: Normal Charge Mode OR DIS_JEITA=1 1: Reduced charge voltage and/or current | In charge mode, if <i>DIS_JEITA</i> =0, then this bit goes high when battery temperature is between 45°C and 60°C. In this mode, the device may be have reduced current or reduced VTERM. This is controlled by Register 0x1C Bit [5:2]. | | | 0 | CHRG_HOT | 0 | 0: Normal Charge Mode OR DIS_JEITA=1 1: Charging has stopped | In charge mode, if <i>DIS_JEITA</i> =0, then this bit goes high when the battery temperature is greater than 60°C and the device is always disabled. | | ## REG 0x05: Faults 1 (Read only) (VM) | Bit | Name | Default Value | Description | Comment | |-----|-----------------------|---------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | nIRQ_Clear | 0 | 0: Normal Status<br>1: Clear IRQ output | Write this bit to 1 to clear the IRQ output. The bit will self-clear to a 0 once the write occurs. If a fault still occurs, then nIRQ pin may stay asserted low. Register 0x02 Bit 6 provides a real time status of the nIRQ output. | | 6 | CHG_TIMER_EXPIRE<br>D | 0 | 0: No Fault<br>1: Timer Expired | The VBAT LOW or Fast Charge Safety timer has expired – Charge Only Mode. Read to clear this latching fault bit. Note: Reading this bit will not reset the fault timers. If the fault timers are high, this bit will get set again immediately after the read. See the Safety Timer section on how to reset the Safety Timers. | | 5 | CHG_VBAT_OV | 0 | 0: No Fault<br>1: V <sub>BAT</sub> OV | V <sub>BAT</sub> Overvoltage protection Charge Mode.<br>Read to clear this latching fault bit. | | 4 | VREG_OC_UVLO | 0 | 0: No Fault<br>1: VREG OC or UVLO | VREG_LDO Overcurrent or UVLO Charge Mode or OTG Mode. Read to clear this latching fault bit. The fault mask bits DIS_CHG_VREG_FLT and DIS_OTG_VREG_FLT registers do not affect this fault bit. It will always get indicated here to notify the user. Note: There is a 100msec restart delay for OC faults on the VREG LDO, so the delay must expire before this bit can be reset with a read to clear. | | 3 | TSD | 0 | 0: No Fault<br>1: Over Temperature | Die Thermal Shutdown in Charge mode or OTG Mode. This bit is latching. Read this bit to clear the value back to 0. This bit is not cleared if the fault is still present. | | 2 | FET_OC | 0 | 0: No Fault<br>1: Input OC | FET Overcurrent Shutdown in Charge mode or OTG Mode. This bit is latching. Read this bit to clear the value back to 0. This bit is not cleared if the fault is still present | | 1 | CHG_MODE_INPUT_<br>OV | 0 | 0: No Fault<br>1: Input Over Voltage | VIN OV in Charge Mode Read to Clear latching Bit. In Charge Mode, the OV fault time will be set by the delay time in the VIN_OV_RESTART_DELAY Register. This 40ms or 100usec delay must expire before a read to clear will reset this register bit. | | 0 | CHG_MODE_INPUT_<br>UV | 0 | 0: No Fault<br>1: Charge VIN Under<br>Voltage | VIN UV in Charge Mode<br>Read to Clear latching Bit. | ## REG 0x06: Faults 2 (Read only) (VM) | Bit | Name | Default Value | Description | Comment | |-----|-------------------------|---------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | WATCHDOG_FAULT | 0 | 0: No Fault<br>1: Watchdog Fault | Watchdog Timeout Fault This bit is latching. If Watchdog is enabled and watchdog timer times out, then this bit is set high. This bit is not cleared when read. The watchdog timer is cleared with a watchdog read or by disabling the watchdog timer. | | 6 | OTG_VOUT_FAULT | 0 | 0: No Fault<br>1: OTG VOUT Fault | OTG Hiccup Mode Fault This bit is latching. Read this bit to clear the value back to 0. If the VOUT enters hiccup state because current exceeds the Constant Current Mode, then this bit gets set. This register will always be set during hiccup mode when VOUT is off during the 3sec restart time and converter is in the HICCUP state. After it exits this state, a read clears this bit. | | 5 | OTG_VBAT_CUTOFF_<br>FLT | 0 | 0: No Fault 1: OTG VBAT CUTOFF Fault | OTG VBAT Cutoff Fault This bit is latching. If VBAT falls below the Votg_vbat_cutoff Voltage specified in the OTG_VBAT_CUTOFF Register (Reg 0x0F, Bits 7:5), this bit is set to 1. When the battery voltage is above the OTG_VBAT_CUTOFF voltage, a read will clear this fault bit. | | 4 | OTG_VOUT_OV | 0 | 0: No Fault<br>1: VOUT OV Fault | OTG Vout Overvoltage Fault Read to Clear latching bit This bit will be set any time the Vout exceeds the OV threshold for external or internal feedback. The VOUT must be below the OV voltage and then a read will clear this fault bit. | | 3 | OTG_LIGHT_LOAD | 0 | 0: No Fault<br>1: OTG Off | Output Light Load State Latch This bit is latching. This bit is set when the converter has been disabled because of light load condition on output and it entered the LL_DIS state. After the IC exits the LL_DIS state, a read clears this bit. | | 2 | OTG_VBAT_OV | 0 | 0: No Fault<br>1: OTG VBAT OV | OTG VBAT Overvoltage fault This bit is latching. This bit is set any time VBAT exceeds the OV threshold in OTG mode. VBAT must be below the OV voltage and then a read clears this bit. | | 1 | I2C_FAULT | 0 | 0: No Fault<br>1: I2C Fault | If set to 1, I2C command did not finish correctly or errors on I2C data | | 0 | DEADBATTERY | 0 | 0: Battery above 3V<br>1: Battery below 3V | If charging and battery is below 3V, this bit gets set to 1. This is a real-time indicator. | ## REG 0x07: ADC Output 1 (Read only) (VM) | Bit | Name | Default Value | Description | Comment | |-----|-------------|---------------|-------------|---------------------------------------------------------------| | 7 | ADC_OUT[13] | 0 | | | | 6 | ADC_OUT[12] | 0 | | | | 5 | ADC_OUT[11] | 0 | | | | 4 | ADC_OUT[10] | 0 | | Selected data output from <i>ADC_READ</i> Register ADC output | | 3 | ADC_OUT[9] | 0 | | Upper 8 Bits of ADC output. | | 2 | ADC_OUT[8] | 0 | | | | 1 | ADC_OUT[7] | 0 | | | | 0 | ADC_OUT[6] | 0 | | | ## REG 0x08: ADC Output 2 (Read only) (VM) | Bit | Name | Default Value | Description | Comment | |-----|------------|---------------|-------------|-----------------------------------------------------------------------------------| | 7 | RFU | 0 | | Reserved for future use. Do not change this register value. | | 6 | RFU | 0 | | r teest rod for facult ass. Be not sharing this register value. | | 5 | ADC_OUT[5] | 0 | | Selected data output from <i>ADC_READ</i> Register Lower 6 LSB Bits of ADC Output | | 4 | ADC_OUT[4] | 0 | | | | 3 | ADC_OUT[3] | 0 | | | | 2 | ADC_OUT[2] | 0 | | | | 1 | ADC_OUT[1] | 0 | | | | 0 | ADC_OUT[0] | 0 | | | REG 0x09: ADC Configuration 1 (R/W) (VM) | Bit | Name | Default Value | Description | Comment | |-----|----------------|---------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EN_ADC | 0 | 0: ADC disabled<br>1: ADC enabled | | | 6 | ADC_ONE_SHOT | 0 | 0: ADC continually<br>converts data when<br>EN_ADC=1<br>1: ADC performs a one-<br>time conversion when<br>EN_ADC=1 | [ADC ONE SHOT][ADC_ CH_SCAN] = XX operation is described as below. 00 = Scan channel specified by ADC CHANNEL CONVERSION [2:0] register bits repeatedly in a loop. 01 = Scan and convert channels 0 – 7 repeatedly in a loop. 10 = Convert channel specified by ADC CHANNEL | | 5 | ADC_CH_SCAN | 0 | O: Scan single channel specified by ADC_CH_CONV 1: Scan all channels | CONVERSION [2:0] once (one shot) 11 = Scan and convert channels 0 – 7 once and stop – one loop | | 4 | DIS_ADC_BUFFER | 0 | 0: ADC Buffer is<br>enabled<br>1: ADC Buffer is<br>disabled | This should always be set to 0. | | 3 | ADC_SWAP | 0 | 0: ADC Buffer is normal inputs 1: ADC Buffer swaps inputs | If very accurate measurements are required, the ADC input pair can be swapped to negate input offset errors in the Buffer AMP. This requires one read with ADC_SWAP=0 and one read with ADC_SWAP=1, then average the results. | | 2 | HW_DIE_REV[2] | 0 | | HW Die Revision For use by Active Semi | | 1 | HW_DIE_REV[1] | 0 | | | | 0 | HW_DIE_REV[0] | 0 | | | REG 0x0A: ADC Configuration 2 (R/W) (VM) | | | Ф | | | |-----|--------------------|---------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------| | Bit | Name | Default Value | Description | Comment | | 7 | ADC_DATA_READY | 0 | 0: Data not ready<br>1: Data is ready | Read Only - Conversion occurred and data is ready to read | | 6 | RFU | 0 | | Reserved for future use. Do not change this register value. | | 5 | ADC_CH_I2C_READ[2] | 0 | 000 = ILIM Pin<br>001 = VIN | This controls the current A2D register to output on the I2C register. The A2D can provide an I2C read on a different | | 4 | ADC_CH_I2C_READ[1] | 0 | 010 = VBAT<br>011 = OLIM | register while processing / converting another channel. | | 3 | ADC_CH_I2C_READ[0] | 0 | 100 = TH<br>101 = Die temperature<br>110 = External Input<br>111 = AGND | | | 2 | ADC_CH_CONV [2] | 0 | 000 = ILIM Pin<br>001 = VIN | This controls the current A2D conversion processing channel. The A2D can provide an I2C read on a different | | 1 | ADC_CH_CONV [1] | 0 | 010 = VBAT<br>011 = OLIM | register while processing /converting another channel. | | 0 | ADC_CH_CONV [0] | 0 | 100 = TH<br>101 = Die temperature<br>110 = External Input<br>111 = AGND | | ### REG 0x0B: Charger Control 1 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|-----------------------|---------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VBAT_OV_DEGLITCH_EN | 1 | 0: No Deglitch on OV<br>Fault<br>1: Deglitch of 40msec | In charge mode, deglitch for VBAT_OV to stop charging and enter Fault Mode. | | 6 | VBAT_SHORT[2] | 0 | 000: 4V (2X2V)<br>001: 5V (2X2.5V) | Battery Short voltage threshold Cross over from I <sub>SHRT</sub> to I <sub>PRECHRG</sub> Current | | 5 | VBAT_SHORT[1] | 0 | 010: 6V (3X2V)<br>011: 7.5V (3X2.5V)<br>100: 8V (4X2V)<br>101: 10V (4X2.5V)<br>110: 10V (5X2V)<br>111: 12.5V (5X2.5V) | | | 4 | VBAT_SHORT[0] | 1 | | | | 3 | VBAT_SHORT_CURRENT[1] | 1 | 00: 1% | | | 2 | VBAT_SHORT_CURRENT[0] | 0 | 10: 2%<br>10: 4%<br>11: 8% | Battery charge current when VBAT less than VBAT Short Voltage | | 1 | VREG_OVERRIDE | 0 | 0: Automatic Control 1: Manual Control | O: The IC automatically selects the correct VREG input supply 1: Forces the IC to use the VREG input supply defined by the VREG_SELECT register. | | 0 | VREG_SELECT | 0 | 0: VIN Supply<br>1: VBAT Supply | Defines the VREG input power source. | ### REG 0x0C: Charger Control 2 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|-------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ILIM_LOW | 0 | 0: 8.5A or 10A<br>1: 5.7A | Lower ILIM setting for lower power applications. If set to 0, then uses FET_ILimit (Register 0x01 Bit 4) setting. If set to 1, then FET_ILimit should be set to 1 for 5.7A setting. | | 6 | EN_TERM | 1 | O Converter continues to operate: 1: Converter is disabled when termination is reached | The bit determines what to do when charge current drops below ITERM: 0: Converter stays on and continues to regulate VBAT output to V <sub>TERM</sub> Voltage | | 5 | BAT_PATH_COMP_VCLAMP[2] | 0 | 000: Disable<br>001: V <sub>BAT</sub> + 60mV | Battery path impedance compensation voltage clamp: | | 4 | BAT_PATH_COMP_VCLAMP[1] | 0 | 010: V <sub>BAT</sub> + 120mV<br>011: V <sub>BAT</sub> + 180mV | | | 3 | BAT_PATH_COMP_VCLAMP[0] | 0 | 100: V <sub>BAT</sub> + 240mV<br>101: V <sub>BAT</sub> + 300mV<br>110: V <sub>BAT</sub> + 360mV<br>111: V <sub>BAT</sub> + 420mV | | | 2 | BAT_PATH_COMP [2] | 0 | 000: Disable<br>001: 20mΩ | Battery Charging path impedance compensation | | 1 | BAT_PATH_COMP[1] | 0 | 010: 40mΩ<br>011: 60mΩ | | | o | BAT_PATH_COMP[0] | 0 | 100: 80mΩ<br>101: 100mΩ<br>110: 120mΩ<br>111: 140mΩ | | REG 0x0D: Charger Control 3 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|------------------|---------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VRECHARGE[2] | 0 | 000: 200mV<br>001: 300mV<br>010: 400mV<br>011: 450mV<br>100: 500mV | A battery voltage below VTERM restarts charging when in the CHG Termination State. Allows for 2-5 Cell with 100mV or 150mV setting or 200mV up to 4 cells. | | 6 | VRECHARGE[1] | 1 | 101: 600mV<br>110: 750mV<br>111: 800mV | | | 5 | VRECHARGE[0] | 0 | | | | 4 | VIN_STRT_DLY[1] | 0 | 00: No delay<br>01: 220ms | Delay time to start the charger when after the charger is enabled | | 3 | VIN_STRT_DLY[0] | 1 | 10: 500ms<br>11: 1.3s | | | 2 | DIS_CHG_VREG_FLT | 0 | 0: Enable<br>1: Disable | If set to 0, an overcurrent or UVLO fault on the VREG will stop charging mode (goes to FAULT Mode). If set to 1, charging mode will continue with fault on VREG. | | 1 | VBATGOOD[1] | 0 | 00: VBAT_LOW + 0.4V<br>01: VBAT_LOW + 0.6V | Battery good threshold reference to VBAT_LOW Register setting for Charge Mode | | 0 | VBATGOOD[0] | 1 | 10: VBAT_LOW + 0.8V<br>11: VBAT_LOW + 1.0V | | ### REG 0x0E: OTG Mode Control 1 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|-------------------|---------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OTG_EN | 1 | 0: Disable<br>1: Enable | If this bit is low, OTG mode is always disabled. If this pin is High, then either the nOTG pin or the EN_OTG_OVERRIDE bit will enable the OTG Mode. In addition, the HIZ mode bit (Reg 0x00, bit 7) must be low. | | 6 | OTG_EN_OVERRIDE | 0 | 0: Disable<br>1: Enable | If this bit is high, nOTG pin is over written and OTG mode is enabled by the EN_OTG bit. This allows user to enable OTG from I2C without using the nOTG pin. | | 5 | OTG_SS | 1 | 0: 1.5ms<br>1: 5ms | Soft start time for OTG output voltage: | | 4 | RFU | 0 | | Reserved for future use | | 3 | OTG_OFF_DLY[1] | 1 | 00: Disable<br>01: 10s | When light load is detected for the setting time, the OTG is disabled and latched off. The OTG must be | | 2 | OTG_OFF_DLY[0] | 1 | 10: 20s<br>11: 30s | disabled and re-enabled to turn OTG back on. This can be done with the nOTG Pin, or through the OTG_EN Register | | 1 | nOTG_PIN_POLARITY | 0 | 0: Active Low<br>1: Active High | Controls the polarity of the nOTG input pin. | | 0 | OTG_OFF_LOAD_EN | 1 | 0: Disable<br>1: Enable | When light load is detected for longer than the OFF_DLY time, the converter is disabled and latched off. The converter must be disabled and re-enabled to turn back on. This can be done with the EN pin or the EN register bit. | REG 0x0F: OTG Mode Control 2 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | | |-----|--------------------|---------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | OTG_VBAT_CUTOFF[2] | 0 | _ | Battery Cut Off threshold for OTG mode to operate.<br>Referenced from V <sub>BAT_LOW</sub> level. | | | 6 | OTG_VBAT_CUTOFF[1] | 1 | 010: VBAT_LOW -0.4V<br>011: VBAT_LOW -0.6V | | | | 5 | OTG_VBAT_CUTOFF[0] | 0 | 100: VBAT_LOW -0.8V<br>101: VBAT_LOW -1.0V<br>110: VBAT_LOW -1.2V<br>111: VBAT_LOW -1.4V | | | | 4 | EN_OTG_nCHG | 0 | 0: Disable<br>1: Enable | If EN_OTG_nCHG bit is 1, the IC pulls the nCHG pin low in OTG mode to indicate the converter is running in OTG. If OTG is disabled for any reason, such as VIN Fault or VBAT Cuttoff level, etc, nCHG goes high. If set to 0, nCHG is always HIZ in OTG Mode. | | | 3 | OTG_CORD_COMP[1] | 0 | 00: Disable | OTG Cord Compensation at 2.4A Load with 10mΩ | | | 2 | OTG_CORD_COMP[0] | 0 | | resistor | | | 1 | OTG_EN_DLY[1] | 1 | 00: 0ms<br>01: 200ms | The delay before enabling the OTG output from the nOTG pin or OTG register bit. | | | 0 | OTG_EN_DLY[0] | 1 | 10: 500ms<br>11: 1s | | | REG 0x10: OTG Mode Control 3 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|--------------------|---------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OTG_OUTPUT_SLEW[1] | 0 | 00: 1V/ms<br>01: 0.5V/ms | If OTG Mode is set to internal Feedback and output voltage is changed using the OTG_VOUT register for | | 6 | OTG_OUTPUT_SLEW[0] | 1 | 10: 0.33V/ms<br>11: 0.1V/ms | QC2.0/3.0 or USB PD voltage ramp, this register controls the rate at which the output voltage changes. | | 5 | OTG_PULLDOWN_RAMP | 1 | 0: Disable<br>1: Enable | If OTG_PULLDOWN_RAMP is set to 1 and OTG_I2C is set to 0 for internal Feedback, an internal current source pulls down on the OTG output during a ramp down of the output voltage. This allows the OTG output to meet the QC 2.0/3.0 and USB PD ramp timing requirements. | | 4 | OTG_PULLDOWN_OV | 1 | 0: Disable<br>1: Enable | If OTG_PULLDOWN_OV is set to 1, the pulldown current source pulls down on the OTG output during any OV condition on the output. | | 3 | OTG_BAT_ILIM[1] | 1 | 00: Disable<br>01: 150% of | The OTG input current limit scaling factor relative to the hardware programmed OLIM current setting. | | 2 | OTG_BAT_ILIM[0] | 0 | IFCHG<br>10: 200% of<br>IFCHG<br>11: 150% of<br>IFCHG | | | 1 | DIS_OTG_VREG_FLT | 0 | 0: Enable<br>1: Disable | If set to 0, an Overcurrent or UVLO fault on the VREG will stop OTG mode. If set to 1, OTG mode will continue with fault on VREG. | | 0 | OTG_DIS_PFM | 0 | 0: Enable<br>1: Disable | Disable PFM mode in OTG or Charge mode to set a fixed switching frequency. | ### REG 0x11: Battery Regulation Voltage 1 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|-----------|---------------|-------------|-----------------------------------------------| | 7 | VREG[4] | 1 | 1600mV | VREG LDO Output Voltage Offset: 2V | | 6 | VREG[3] | 1 | 800mV | Range: 2V (00000) - 5.1V (11111) | | 5 | VREG[2] | 1 | 400mV | | | 4 | VREG[1] | 1 | 200mV | | | 3 | VREG[0] | 0 | 100mV | | | 2 | VTERM[10] | 0 | 10240 mV | Charge Voltage: See Register 0x11 for details | | 1 | VTERM[9] | 0 | 5120 mV | oce negister ux i i iui detaiis | | 0 | VTERM[8] | 1 | 2560 mV | | # REG 0x12: Battery Regulation Voltage 2 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|----------|---------------|-------------|--------------------------------------------------| | 7 | VTERM[7] | 0 | 1280 mV | Charge Voltage | | | ., | 1 | 640 mV | Offset: 5V | | 6 | VTERM[6] | ' | | Range: 5V to 22.5V | | 5 | VTERM[5] | 0 | 320 mV | 5V: 000_0000_0000 | | 4 | VTERM4] | 1 | 160 mV | 22.5V: 110_1101_0110 | | 3 | VTERM[3] | 0 | 80 mV | Voltage over 22.5V will be set at 22.5V | | 2 | VTERM[2] | 1 | 40 mV | Range: (110_1101_0111 to (111_1111_1111) = 22.5V | | 1 | VTERM[1] | 0 | 20 mV | | | 0 | VTERM[0] | 0 | 10 mV | | ### REG 0x13: OTG Output Voltage 1 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|-------------|---------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RFU | 1 | | Reserved for future use. Do not change this register value. | | 6 | RFU | 0 | | | | 5 | RFU | 1 | | | | 4 | RFU | 0 | | | | 3 | OTGVOUT_I2C | 0 | 1: External<br>Resister Divider | When set to 0, the OTG output voltage is controlled by the OTG_VOUT registers. When set to 1, the output voltage is controlled by an external resistor divider connected to the IFB pin. | | 2 | ΟΤG_VΟUΤ[9] | 0 | 10240 mV | Internal divider network Offset: 2.96V | | 1 | OTG_VOUT[8] | 0 | 5120 mV | Range: 2.96V (000_0000_0000) to 23.42V<br>(111_1111_1111) | | 0 | OTG_VOUT[7] | 0 | 2560 mV | | ### REG 0x14: OTG Output Voltage 2 (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|-------------|---------------|-------------|---------------------------------------------------------| | 7 | OTG_VOUT[6] | 1 | 1280 mV | Internal divider network | | 6 | OTG_VOUT[5] | 1 | 640 mV | Offset: 2.96V<br>Range: 2.96V (000_0000_0000) to 23.42V | | 5 | OTG_VOUT[4] | 0 | 320 mV | (111_1111_1111) | | 4 | OTG_VOUT[3] | 1 | 160 mV | | | 3 | OTG_VOUT[2] | 0 | 80 mV | | | 2 | OTG_VOUT[1] | 1 | 40 mV | | | 1 | OTG_VOUT[0] | 1 | 20 mV | | | 0 | NA | 0 | No Function | | ## REG 0x15: Input Current Limit (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------| | 7 | DIS_IIN_Limit | 0 | 0: Enable | Disable input current limit | | | | , and the second | 1: Disable | | | 6 | IINLIM[6] | 1 | 64% | The input current limit scaling factor relative to the hardware programmed ILIM current setting. | | 5 | IINLIM[5] | 0 | 0270 | Range: 1% (000_0001) to 100% (110_0100)<br>Setting 110_0100 to 111_1111 = 100% | | 4 | IINLIM[4] | 0 | | Setting 000_0000 to 000_0001 = 1% | | 3 | IINLIM[3] | 0 | 8% | | | 2 | IINLIM[2] | 0 | 4% | | | 1 | IINLIM[1] | 1 | 2% | | | 0 | IINLIM[0] | 1 | 1% | | ### REG 0x16: Input Voltage Limit (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|---------------|---------------|-------------------------|-------------------------------------------------------------------------------------------| | 7 | DIS_VIN_Limit | 0 | 0: Enable<br>1: Disable | Disable input voltage limit | | 6 | VINLIM[6] | 0 | 6400 mV | Input voltage limit threshold. | | 5 | VINLIM[5] | 0 | 3200 mV | Charge current will be reduced to regulate input voltage at setpoint when in Charge Mode. | | 4 | VINLIM[4] | 0 | 1600 mV | Offset: 4.0V<br>Range: 4.0V (000 0000) to 16.7V (111 1111) | | 3 | VINLIM[3] | 0 | 800 mV | | | 2 | VINLIM[2] | 1 | 400 mV | | | 1 | VINLIM[1] | 0 | 200 mV | | | 0 | VINLIM[0] | 1 | 100 mV | | ## REG 0x17: OTG Mode Output Current Limit (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|------------|---------------|-------------|-------------------------------------------------------------------------------------------------------| | 7 | OTG_DIS_CC | 0 | 0: Enable | Set 1 to disable the output constant current limit | | | | | 1: Disable | function in OTG Mode | | 6 | OTG_CC[6] | 1 | 64% | The OTG output current limit scaling factor relative to the hardware programmed ILIM current setting. | | 5 | OTG_CC[5] | 1 | 32% | (VIN side measured at ISRN and ISRP) | | 4 | OTG_CC[4] | 0 | 16% | Range: 1% (000_0001) to 100% (110_0100) Setting 110_0100 to 111_1111 = 100% | | | , | | | Setting 000 0000 to 000 0001 = 1% | | 3 | OTG_CC[3] | 0 | 8% | | | 2 | OTG_CC[2] | 1 | 4% | | | 1 | OTG_CC[1] | 0 | 2% | | | 0 | OTG_CC[0] | 0 | 1% | | #### REG 0x18: Fast Charge Current (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|----------|---------------|-------------|---------------------------------------------------------------------------------------------------| | 7 | RFU | 0 | | Reserved for future use | | 6 | IFCHG[6] | 0 | 64% | The fast charge current scaling factor relative to the hardware programmed lolim current setting. | | 5 | IFCHG[5] | 1 | 32% | Range: 1% (000_0001) to 100% (110_0100) | | 4 | IFCHG[4] | 1 | 16% | Setting 110_0100 to 111_1111 = 100%<br>Setting 000_0000 to 000_0001 = 1% | | 3 | IFCHG[3] | 0 | 8% | | | 2 | IFCHG[2] | 0 | 4% | | | 1 | IFCHG[1] | 1 | 2% | | | 0 | IFCHG[0] | 0 | 1% | | ## REG 0x19: Pre-Charge & Termination Current (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|------------|---------------|-------------|---------------------------------------------------------------------------------------------------------------| | 7 | IPRECHG[3] | 0 | 8% | The pre-charge current scaling factor relative to the hardware programmed I <sub>OLIM</sub> current setting. | | 6 | IPRECHG[2] | 0 | 4% | Range: 5% (0000) ~ 20% (1111) Default: 10% (0101) | | 5 | IPRECHG[1] | 0 | 2% | Offset: 5% | | 4 | IPRECHG[0] | 0 | 1% | | | 3 | ITERM[3] | 0 | 8% | The termination current scaling factor relative to the hardware programmed I <sub>OLIM</sub> current setting. | | 2 | ITERM[2] | 0 | 4% | Range: 5% (0000) ~ 20% (1111) Default: 10% (0101) | | 1 | ITERM[1] | 0 | 2% | Offset: 5% | | 0 | ITERM[0] | 0 | 1% | | #### REG 0x1A: Battery Low Voltage (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|-------------|---------------|-------------|----------------------------------------------------------------------------------------| | 7 | RFU | 0 | | Reserved for future use. Do not change this register value. | | 6 | VBAT_LOW[6] | 0 | | Battery low voltage setting where pre-charge transitions to fast charge when charging. | | 5 | VBAT_LOW[5] | 0 | 3200 mV | Offset: 5V | | 4 | VBAT_LOW[4] | 0 | 1600 mV | Range: 5V (0000000) ~ 15.2V (1111111) | | 3 | VBAT_LOW[3] | 1 | 800 mV | | | 2 | VBAT_LOW[2] | 0 | 400 mV | | | 1 | VBAT_LOW[1] | 1 | 200 mV | | | 0 | VBAT_LOW[0] | 0 | 100 mV | | ### REG 0x1B: Safety Timer (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|----------------------|---------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RFU | 0 | | Reserved for future use. Do not change this register value. | | 6 | DIS_SAFETY_TIMER | 0 | 0: Enable<br>1: Disable | Disables both the Fast Charge and VBAT Low safety timers. This also resets both safety timers. When this bit is set to 1, the timers are held in reset (at 0). When this bit is written back to 0, the timers start counting. | | 5 | SUSPEND_SAFETY_TIMER | 0 | 0: Counting<br>1: Suspend | If this is set to 1, both the Fast Charge and VBAT Low Safety Timers stop counting and retain their current timer value. When this bit is written back to 0, the counter resumes counting from where it was suspended. If the counter is disabled during a suspend condition using the DIS_SAFETY_TIMER bit, the counter is reset to 0, even if suspended. It is then held at 0 until SUSPEND_SAFETY_TIMER is set to 0. DIS_SAFTETY_TIMER reset has priority over SUSPEND_SAFETY_TIMER. | | 4 | FC_SAFETY_TIMER[4] | 1 | 8 hours | Timer setting for the Fast Charge State only. When this timer expires, Fast charging stops and sets the Timer Expired bit. | | 3 | FC_SAFETY_TIMER[3] | 1 | 4 hours | Range: 0.5 (00000) ~ 16 hours (11111) | | 2 | FC_SAFETY_TIMER[2] | 1 | 2 hours | Default: 10 hours (10011) Offset: 0.5 hour | | 1 | FC_SAFETY_TIMER[1] | 1 | 1 hours | Oliset. 0.0 flour | | 0 | FC_SAFETY_TIMER[0] | 1 | 30 mins | | REG 0x1C: JEITA (R/W) (NVM) | | NEO UXTO. SELIA (IUVV) (IVVIII) | | | | | |-----|---------------------------------|---------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Name | Default Value | Description | Comment | | | 7 | DIS_LDO_TSHUT | 0 | 0: Enabled<br>1: Disabled | Disables the Thermal Shutdown for the LDO regulator. This should be set to 0 | | | 6 | DIS_JEITA | 0 | 0: Use JEITA profile<br>settings below<br>1: Use OTG_COLD and<br>OTG_HOT settings to<br>disable charge modes | | | | 5 | JEITA_VSETH [2] | 0 | 000: VTERM<br>001: VTERM-200mV | JEITA Warm (45°C-60°C) Temperature Voltage<br>Setting<br>DIS_JEITA = 0 | | | 4 | JEITA_VSETH[1] | 1 | 010: VTERM-300mV<br>011: VTERM-400mV | DIS_SETTA = 0 | | | 3 | JEITA_VSETH[0] | 1 | 100: VTERM-450mV<br>101: VTERM-500mV<br>110: VTERM-600mV<br>111: VTERM-750mV | | | | 2 | JEITA_ISETH | 0 | 0: 50% of ICHG<br>1: 100% of ICHG | Fast Charge Current Only JEITA Warm (45°C-60°C) Temperature Current Setting Percentage with respect to ICHG register DIS_JEITA = 0 Notes: 1. Result for 50% is rounded down Example: 15% IFCHG at 50% reduction results in 7% output 2. Result minimum is always 1% Example: 1% IFCHG setting at 50% reduction is still 1% | | | 1 | JEITA_ISETC[1] | 1 | | Fast Charge Current JEITA Low (0°C-10°C) Temperature Current | | | 0 | JEITA_ISETC[0] | 0 | 00: Charge Suspend<br>01: 25% of ICHG<br>10: 50% of ICHG<br>11: 100% of ICHG | Setting Percentage with respect to ICHG register DIS_JEITA = 0 Notes: 1. Result for 50% and 25% is rounded down Example: 15% IFCHG setting at 50% results in 7% output 2. Result minimum is always 1% Example: 2% IFCHG setting at 25% reduction is still 1% | | #### REG 0x1D: Temperature Setting (R/W) (NVM) | Bit | Name | Default Value | Description | Comment | |-----|-----------------|---------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FREQ_SEL[1] | 1 | Frequency Selection<br>Settings for SMPS<br>00: 125kHz<br>01: 250kHz | Operation Frequency Settings Note: These can NOT be changed "on the fly" and each setting requires a different inductor value and capacitors and compensation components. | | 6 | FREQ_SEL[0] | 0 | 10: 500kHz<br>11: 1MHz | CARE SHOULD BE TAKEN WHEN WRITING TO THIS REGISTER TO AVOID CHANGING THE FREQUENCY WHILE OPERATING | | 5 | DIS_SHIP_RENTER | 0 | O: Enable re-enter ship mode 1: Disable ship mode re-enter | If set to 0, writing to SHIPM_ENTER (Reg 0x00h Bit 5) allows the IC to re-enter ship mode. If set to 1, the IC ignores the SHIPM_ENTER command. | | 4 | ОТG_НОТ[1] | 0 | 00: V <sub>TH55C</sub> at 55°C<br>01: V <sub>TH60C</sub> at 60°C | OTG mode or Disable JEITA Mode Hot<br>Temperature Monitor TH / NTC Thresholds | | 3 | ОТG_НОТ[0] | 1 | 10: V <sub>TH65C</sub> at 65°C<br>11: Disable shutdown | | | 2 | OTG_COLD | 0 | 0: V <sub>TH0C</sub> at 0°C<br>1: V <sub>TH-10C</sub> at -10°C | OTG mode or Disable JEITA Mode Cold<br>Temperature Monitor TH / NTC Thresholds | | 1 | TREG[1] | 1 | 00: Disable<br>01: 80°C | Die temperature regulation threshold | | 0 | TREG[0] | 1 | 10: 100°C<br>11: 120°C | | REG 0x1E: IRQ Control 1 R/W (VM) | Bit | Name | Default Value | Description | Comment | |-----|------------------|---------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | nIRQ_CHGDONE | 0 | Either CHG Done state triggers nIRQ pin Masks nIRQ | If set to 0, any time the device enters the CHGTERM or CHGFULL state, it activates the nIRQ Pin Setting to 1, masks CHG done states to nIRQ | | 6 | nIRQ_VBAT_GOOD | 0 | O: VBAT_GOOD falling edge triggers nIRQ 1: Masks nIRQ | If set to 0, VBAT_GOOD falling below threshold actives the nIRQ Pin Setting to 1, masks VBAT_GOOD to nIRQ | | 5 | nIRQ_CHG_OVUV | 0 | 0: Charge Mode OVUV<br>nIRQ<br>1: Masks nIRQ | If set to 0, a Overvoltage or Undervoltage on VIN during charge mode activates the nIRQ Pin Setting to 1, masks the Overvoltage or Undervoltage to nIRQ | | 4 | nIRQ_OTG_VBAT | 0 | 0: OTG Mode VBAT<br>Cutoff or Over Votlage on<br>nIRQ<br>1: Masks nIRQ | If set to 0, a VBAT below VBAT Cuttoff or VBAT Overvoltage during OTG mode activates the nIRQ Pin Setting to 1, masks the fault to nIRQ | | 3 | nIRQ_SafetyTimer | 0 | O: Charge Mode safety timer expired on nIRQ 1: Masks nIRQ | If set to 0, a VBAT Low safety timer expired or a Fast Charge safety timer expired during charge mode activates the nIRQ Pin Setting to 1, masks the fault to nIRQ | | 2 | nIRQ_CHG_VBAT_OV | 0 | Charge Mode VBAT Overvoltage on nIRQ Masks nIRQ | If set to 0, a VBAT Overvoltage during charge mode activates the nIRQ Pin Setting to 1, masks the fault to nIRQ | | 1 | nIRQ_VREG_FLT | 0 | 0: VREG LDO Overcurrent or Undervoltage indicated on nIRQ 1: Masks nIRQ | If set to 0, a VREG LDO Overcurrent or Undervoltage activates the nIRQ pin Setting to 1, masks the fault to nIRQ | | 0 | nIRQ_TSD | 0 | O: Device Thermal Shutdown indicated on nIRQ 1: Masks nIRQ | If set to 0, a device Thermal Shutdown activates the nIRQ pin Setting to 1, masks the fault to nIRQ | REG 0x1F: IRQ Control 2 R/W (VM) | Bit | Name | Default Value | Description | Comment | |-----|------------------|---------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | nIRQ_FET_OC | 0 | FET Overcurrent triggers nIRQ pin Masks nIRQ | If set to 0, a FET Overcurrent condition activates the nIRQ pin Setting to 1, masks CHG done states to nIRQ | | 6 | nIRQ_Watchdog | 0 | Watchdog timer expired triggers nIRQ Masks nIRQ | If set to 0, a watchdog timeout activates the nIRQ pin Setting to 1, masks the fault nIRQ | | 5 | nIRQ_OTG_HICCUP | 0 | O: OTG Mode enter Hiccup state nIRQ 1: Masks nIRQ | If set to 0, OTG Mode entering Hiccup state activates the nIRQ pin Setting to 1, masks hiccup mode to nIRQ | | 4 | nIRQ_OTG_LL | 0 | O: OTG Mode enter Light Load state on nIRQ 1: Masks nIRQ | If set to 0, OTG Mode entering Light Load Disable state activates the nIRQ pin Setting to 1, masks light load disable state to nIRQ | | 3 | nIRQ_A2D_DATA | 0 | 0: A2D Data Ready<br>1: Masks A2D Data<br>Ready nIRQ | If set to 0, a rising edge on A2D Data Ready activates the nIRQ pin Setting to 1, masks the A2D Data Ready to nIRQ | | 2 | nIRQ_HIZ | 0 | Enter HIZ Mode Masks Enter HIZ Mode nIRQ | If set to 0, a rising edge when entering HIZ State activates the nIRQ pin Setting to 1, masks the HIZ Enter to nIRQ | | 1 | nIRQ_CHG_SUSPEND | 0 | Enter charge suspend mode Masks Enter charge suspend mode nIRQ | If set to 0, a rising edge when entering a suspend state in charge mode activates the nIRQ pin Setting to 1, masks the charge suspend enter to nIRQ | | 0 | nIRQ_OTG_BATTEMP | 0 | O: OTG BAT Temp Fault Hasks OTG BAT Temp Fault nIRQ | If set to 0, a rising edge caused by Battery Temp<br>HOT or COLD in OTG Mode activates the nIRQ<br>pin<br>Setting to 1, masks the nIRQ | REG 0x20: IRQ / OTG Status (R/W) (VM) | | The one of the order ord | | | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Name | Default Value | Description | Comment | | | 7 | nIRQ_I2C_ERROR | 0 | 0: I2C Fault 1: Masks I2C Fault nIRQ | If set to 0, a fault on the I2C command / I2C bus activates the nIRQ Pin Setting to 1, masks the nIRQ | | | 6 | OTG_BATTERY_CC | 0 | O: OTG Input from battery no in current limit OTG input from battery is regulating in Constant Current Mode | OTG Mode Only Real Time status This is the current measured on the VBAT side using OSRP and OSRN during OTG Mode controlled by the OTG_BAT_ILIM Register | | | 5 | OTG_OUTPUT_CC | 0 | O: OTG Output regulating using voltage loop 1: OTG output is regulating in Constant Current Mode | OTG Mode Only Real Time status This is the current measured on the VIN side using ISRP and ISRN during OTG Mode controlled by the OTG_CC Register | | | 4 | VBAT_CUTOFF_OTG | 0 | 0: VBAT above<br>VBAT_CUTOFF_OTG<br>1: VBAT below<br>VBAT_CUTOFF_OTG | OTG Mode only Real time status – For latched fault, see the Fault Registers | | | 3 | VBAT_OV_OTG | 0 | 0: VBAT below OV<br>1: VBAT above OV | OTG Mode only Real time status – For latched fault, see the Fault Registers | | | 2 | OTG_STATUS[2] | 0 | 000: OTG_RST | State machine for OTG status | | | 1 | OTG_STATUS[1] | 0 | 001: OTG_SS<br>010: OTG_REG<br>011: OTG_HICCUP<br>100: OTG_LL_DIS | Note: When not in OTG State, status is always | | | 0 | OTG_STATUS[0] | 0 | | RESET (000) 101 – 111: Not Valid | | #### PACKAGE OUTLINE AND DIMENSIONS QFN4X4-32 NX Peec II PAS A1 SIDE VIEW TOP VIEW | Dimensional Ref. | | | | |-----------------------|------------|-------|-------| | REF. | Min. | Nom. | Max. | | А | 0.800 | 0.850 | 0.900 | | Α1 | | - | 0.050 | | Α3 | 0.203 Ref. | | | | D | 3.950 | 4.000 | 4.050 | | Ε | 3.950 | 4.000 | 4.050 | | D2 | 1,550 | 1.600 | 1.650 | | E2 | 0.950 | 1.000 | 1.050 | | | | | | | Ь | 0.150 | 0.200 | 0.250 | | е | 0.400 BSC | | | | L1 | 0.350 | 0.400 | 0.450 | | L2 | 0.750 | 0.800 | 0.850 | | Tol. of Form&Position | | | | | 999 | 0.10 | | | | ЬЬЬ | 0.10 | | | | CCC | 0.10 | | | | ddd | 0.05 | | | | eee | 0.08 | | | | fff | 0.10 | | | All dimensions are in millimeters Dimensioning and tolerancing per JEDED MO-232 See Active Semi Application note AN-104, QFN PCB Layout Guidelines for more information on generating the ACT2861 land pattern.