**MAY 2016** ### 512Kx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM #### **KEY FEATURES** - High-speed access time: 35ns, 45ns, 55ns - CMOS low power operation - Operating Current: 22 mA (max) at 85°C - CMOS Standby Current: 3.7uA (typ) at 25°C - TTL compatible interface levels - Single power supply - -1.65V-2.2V VDD (IS62/65WV5128EALL) - 2.2V-3.6V VDD (IS62/65WV5128EBLL) - 3.3V +/-5% VDD (IS62/65WV5128ECLL) - Three state outputs - Industrial and Automotive temperature support - Lead-free available ### **DESCRIPTION** The *ISSI* IS62/65WV5128EALL/BLL/CLL are high-speed, 4M bit static RAMs organized as 512K words by 8 bits. It is fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices. When CS# is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels. Easy memory expansion is provided by using Chip Enable and Output Enable inputs. The active LOW Write Enable (WE#) controls both writing and reading of the memory. The IS62/65WV5128EALL/EBLL are packaged in the JEDEC standard 32-pin TSOP (TYPE I/II), sTSOP (TYPE I), SOP and 36-pin mini BGA. ### **FUNCTIONAL BLOCK DIAGRAM** Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized; - b.) the user assume all such risks; and - c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances # PIN CONFIGURATIONS 36-Pin mini BGA (6mm x 8mm) ### 32-Pin TSOP (Type I) 32-Pin STSOP (Type I) ### **PIN DESCRIPTIONS** | A0-A18 | Address Inputs | |-----------|---------------------| | I/O0-I/O7 | Data Inputs/Outputs | | CS# | Chip Enable Input | | OE# | Output Enable Input | | WE# | Write Enable Input | | NC | No Connection | | VDD | Power | | GND | Ground | 32-Pin SOP 32-Pin TSOP (Type II) ### **FUNCTION DESCRIPTION** SRAM is one of random access memories. SRAM has three different modes supported. Each function is described below with Truth Table. #### STANDBY MODE Device enters standby mode when deselected (CS# HIGH). The input and output pins (I/O0-7) are placed in a high impedance state. CMOS input in this mode will maximize saving power. ### **WRITE MODE** Write operation issues with Chip selected (CS# LOW) and Write Enable (WE#) input LOW. The input and output pins (I/O0-7) are in data input mode. Output buffers are closed during this time even if OE# is LOW. ### **READ MODE** Read operation issues with Chip selected (CS# LOW) and Write Enable (WE#) input HIGH. When OE# is LOW, output buffer turns on to make data output. Any input to I/O pins during READ mode is not permitted. In the READ mode, output buffers can be turned off by pulling OE# HIGH. In this mode, internal device operates as READ but I/Os are in a high impedance state. Since device is in READ mode, active current is used. ### **TRUTH TABLE** | Mode | Mode CS# WE# OE# | | 1/00-1/07 | VDD Current | | |-----------------|------------------|---|-----------|-------------|----------| | Not Selected | Η | Х | Х | High-Z | ISB2 | | Output Disabled | L | Н | Н | High-Z | ICC,ICC1 | | Write | L | Н | L | DIN | ICC,ICC1 | | Read | L | L | Х | DOUT | ICC,ICC1 | ### ABSOLUTE MAXIMUM RATINGS AND OPERATING RANGE ### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |----------------|--------------------------------------|-------------------------------|------| | Vterm | Terminal Voltage with Respect to GND | -0.5 to V <sub>DD</sub> + 0.5 | V | | $V_{DD}$ | V <sub>DD</sub> Related to GND | -0.3 to 4.0 | V | | tStg | Storage Temperature | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | ### Notes: 1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **OPERATING RANGE**<sup>(1)</sup> | Range | Ambient Temperature | Part Number | SPEED (max) | VDD(min) | VDD(typ) | VDD(max) | |------------|---------------------|-------------|-------------|----------|----------|----------| | Commercial | 0°C to +70°C | | 55 ns | 1.65V | 1.8V | 2.2V | | Industrial | -40°C to +85°C | ~EALL | 55 ns | 1.65V | 1.8V | 2.2V | | Automotive | -40°C to +125°C | | 55 ns | 1.65V | 1.8V | 2.2V | | Commercial | 0°C to +70°C | | 45ns | 2.2V | 3.0V | 3.6V | | Industrial | -40°C to +85°C | ~EBLL | 45ns | 2.2V | 3.0V | 3.6V | | Automotive | -40°C to +125°C | | 55ns | 2.2V | 3.0V | 3.6V | | Commercial | 0°C to +70°C | | 35ns | 3.135V | 3.3V | 3.465V | | Industrial | -40°C to +85°C | ~ECLL | 35ns | 3.135V | 3.3V | 3.465V | | Automotive | -40°C to +125°C | - | 45ns | 3.135V | 3.3V | 3.465V | ### Note: ### PIN CAPACITANCE (1) | Parameter | Symbol | Test Condition | Max | Units | |--------------------------|------------------|----------------------------------------------------|-----|-------| | Input capacitance | C <sub>IN</sub> | T 25°C f 1 MHz \/ \/ (tvm) | 6 | pF | | DQ capacitance (IO0–IO7) | C <sub>I/O</sub> | $T_A = 25$ °C, $f = 1$ MHz, $V_{DD} = V_{DD}(typ)$ | 8 | pF | ### Note: ### THERMAL CHARACTERISTICS (1) | Parameter | Symbol | Rating | Units | |--------------------------------------------------------------|-----------------|--------|-------| | Thermal resistance from junction to ambient (airflow = 1m/s) | $R_{\theta JA}$ | TBD | °C/W | | Thermal resistance from junction to pins | $R_{\theta JB}$ | TBD | °C/W | | Thermal resistance from junction to case | $R_{ heta JC}$ | TBD | °C/W | <sup>1.</sup> Full device AC operation assumes a 100 µs ramp time from 0 to Vcc(min) and 200 µs wait time after Vcc stabilization. <sup>1.</sup> These parameters are guaranteed by design and tested by a sample basis only. <sup>1.</sup> These parameters are guaranteed by design and tested by a sample basis only. AC TEST CONDITIONS (OVER THE OPERATING RANGE) | Parameter | Unit | Unit | Unit | | |-------------------------------|-------------------------|-----------------------|-------------------------------|--| | | (1.65V~2.2V) | (2.2V~3.6V) | (3.3V +/-5%) | | | Input Pulse Level | 0V to V <sub>DD</sub> | 0V to V <sub>DD</sub> | 0V to V <sub>DD</sub> | | | Input Rise and Fall Time | 1V/ns | 1V/ns | 1V/ns | | | Output Timing Reference Level | 0.9V | ½ V <sub>DD</sub> | $\frac{1}{2} V_{DD} + 0.05 V$ | | | R1 | 13500 | 1005 | 1213 | | | R2 | 10800 | 820 | 1378 | | | $V_{TM}$ | 1.8V | $V_{DD}$ | $V_{DD}$ | | | Output Load Conditions | Refer to Figure 1 and 2 | | | | ### **OUTPUT LOAD CONDITIONS FIGURES** FIGURE 1 OUTPUT 30pF, Including jig and scope R2 FIGURE 2 ### DC ELECTRICAL CHARACTERISTICS # IS62(5)WV5128EALL DC ELECTRICAL CHARACTERISTICS- I (OVER THE OPERATING RANGE) $VDD = 1.65V \sim 2.2V$ | Symbol | Parameter | Test Conditions | Min | Max | Unit | |--------------------------------|---------------------|-----------------------------------------------------------|------|----------------|------| | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -0.1 mA | 1.4 | _ | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 0.1 mA | _ | 0.2 | V | | V <sub>IH</sub> <sup>(1)</sup> | Input HIGH Voltage | | 1.4 | $V_{DD} + 0.2$ | V | | V <sub>IL</sub> <sup>(1)</sup> | Input LOW Voltage | | -0.2 | 0.4 | V | | I <sub>LI</sub> | Input Leakage | $GND < V_{IN} < V_{DD}$ | -1 | 1 | μA | | I <sub>LO</sub> | Output Leakage | GND < V <sub>IN</sub> < V <sub>DD</sub> , Output Disabled | -1 | 1 | μΑ | ### Notes: ## IS62(5)WV5128EBLL DC ELECTRICAL CHARACTERISTICS- I (OVER THE OPERATING RANGE) VDD = 2.2V ~ 3.6V | Symbol | Parameter | Test Conditions | Min | Max | Unit | |--------------------------------|---------------------|-----------------------------------------------------------|--------------|-----------------------|------| | V <sub>OH</sub> | Output HIGH Voltage | $2.2 \le V_{DD} < 2.7$ , $I_{OH} = -0.1$ mA | 2.0 | _ | V | | | | $2.7 \le V_{DD} \le 3.6$ , $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | V | | $V_{OL}$ | Output LOW Voltage | $2.2 \le V_{DD} < 2.7, I_{OL} = 0.1 \text{ mA}$ | <del>-</del> | 0.4 | V | | | | $2.7 \le V_{DD} \le 3.6$ , $I_{OL} = 2.1$ mA | _ | 0.4 | V | | $V_{IH}^{(1)}$ | Input HIGH Voltage | $2.2 \le V_{DD} < 2.7$ | 1.8 | V <sub>DD</sub> + 0.3 | V | | | | $2.7 \le V_{DD} \le 3.6$ | 2.0 | $V_{DD} + 0.3$ | V | | V <sub>IL</sub> <sup>(1)</sup> | Input LOW Voltage | 2.2 ≤ V <sub>DD</sub> < 2.7 | -0.3 | 0.6 | V | | | | $2.7 \le V_{DD} \le 3.6$ | -0.3 | 0.8 | V | | I <sub>LI</sub> | Input Leakage | $GND < V_{IN} < V_{DD}$ | -1 | 1 | μΑ | | I <sub>LO</sub> | Output Leakage | GND < V <sub>IN</sub> < V <sub>DD</sub> , Output Disabled | -1 | 1 | μΑ | ### Notes: # IS62(5)WV5128ECLL DC ELECTRICAL CHARACTERISTICS - I (OVER THE OPERATING RANGE) VDD = 3.3V + 1.5% | Symbol | Parameter | Test Conditions | Min | Max | Unit | |--------------------------------|---------------------|-----------------------------------------------------------|------------|----------------|------| | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -1.0 mA | 2.4 | _ | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.1 mA | _ | 0.4 | V | | V <sub>IH</sub> <sup>(1)</sup> | Input HIGH Voltage | | 2.0 | $V_{DD} + 0.3$ | V | | V <sub>IL</sub> <sup>(1)</sup> | Input LOW Voltage | | -0.3 | 0.8 | V | | I <sub>LI</sub> | Input Leakage | $GND < V_{IN} < V_{DD}$ | -1 | 1 | μΑ | | I <sub>LO</sub> | Output Leakage | GND < V <sub>IN</sub> < V <sub>DD</sub> , Output Disabled | <b>–</b> 1 | 1 | μΑ | - VILL(min) = -2.0V AC (pulse width < 10ns). Not 100% tested.</li> VIHH (max) = VDD + 2.0V AC (pulse width < 10ns). Not 100% tested.</li> - 2. VDD=3.3V +/-5% is for high speed of 35ns device (ECLL). VILL(min) = -1.0V AC (pulse width < 10ns). Not 100% tested.</li> VIHH (max) = VDD + 1.0V AC (pulse width < 10ns). Not 100% tested.</li> VILL(min) = -2.0V AC (pulse width < 10ns). Not 100% tested.</li> VIHH (max) = VDD + 2.0V AC (pulse width < 10ns). Not 100% tested.</li> # IS62(5)WV5128EALL DC ELECTRICAL CHARACTERISTICS-II FOR POWER (OVER THE OPERATING RANGE) | Symbol Parameter | | Test Conditions | Gra | do | 55ns | | Unit | |------------------|------------------------------------------------------|------------------------------------------------------------------------|----------|-------|--------------------|-----|-------| | | | rest Conditions | Gra | ue | Typ <sup>(1)</sup> | Max | Offic | | | V <sub>DD</sub> Dynamic | \\ \\ (\max\) 0\max\ | Cor | m. | - | 20 | | | ICC | Operating Supply | $V_{DD} = V_{DD}(max), I_{OUT} = 0mA,$<br>$f = f_{max}, CS\# = V_{IL}$ | Inc | d. | - | 22 | mA | | | Current | 1 – Imax, OO# – VIL | Auto. | . A3 | - | 22 | | | | ICC1 V <sub>DD</sub> Static Operating Supply Current | $V_{DD} = V_{DD}(max), I_{OUT} = 0mA,$<br>$f = 0, CS# = V_{IL}$ | Cor | m. | - | 5 | | | ICC1 | | | Ind. | | - | 5 | mA | | | | | Auto. A3 | | - | 5 | | | | | | | 25°C | 3.7 | 6 | | | | CMOS Standby | $V_{DD} = V_{DD}(max), f = 0,$ | Com. | 40°C | 3.8 | 7 | | | ISB2 | Current (CMOS | CS# ≥ V <sub>DD</sub> - 0.2V, | | 70°C | 3.9 | 9 | μΑ | | | Inputs) | $VIN \le 0.2V$ or $VIN \ge V_{DD} - 0.2V$ | Ind. | 85°C | 4.1 | 10 | | | | | | | 125°C | 8.1 | 25 | | Note: # IS62(5)WV5128EBLL/ECLL DC ELECTRICAL CHARACTERISTICS-II FOR POWER (OVER THE OPERATING RANGE) | Cumbal | Doromotor | Test Conditions | Grad | 40 | 35ns | S <sup>(1)</sup> | 45/55ns | | Unit | | |------------------|-------------------------|------------------------------------------------------------------------|----------|-------|--------------------|------------------|--------------------|-----|------|--| | Symbol Parameter | | rest Conditions | Grad | эе | Typ <sup>(2)</sup> | Max | Typ <sup>(2)</sup> | Max | Unit | | | | V <sub>DD</sub> Dynamic | \\ \\ (max) 0mA | Con | ٦. | - | 22 | 1 | 20 | | | | ICC | Operating Supply | $V_{DD} = V_{DD}(max), I_{OUT} = 0mA,$<br>$f = f_{max}. CS\# = V_{IL}$ | Ind | | - | 25 | ı | 22 | mΑ | | | | Current | 1 - 1 max, 00# - VIL | Auto. | A3 | - | - | - | 22 | | | | | V <sub>DD</sub> Static | Con | ٦. | - | 5 | - | 5 | | | | | ICC1 | Operating Supply | $V_{DD} = V_{DD}(max)$ , $I_{OUT} = 0mA$ , $f = 0$ , $CS\# = V_{IL}$ | | | - | 5 | - | 5 | mA | | | | Current | | Auto. A3 | | - | - | - | 5 | | | | | | | | | 25°C | 3.7 | 6 | 3.7 | 6 | | | | CMOS Standby | andby $V_{DD} = V_{DD}(max)$ , $f = 0$ , | Com. | 40°C | 3.8 | 7 | 3.8 | 7 | | | | ISB2 | Current (CMOS | $CS\# \geq V_{DD} - 0.2V$ , | | 70°C | 3.9 | 9 | 3.9 | 9 | μA | | | | Inputs) | Inputs) VIN $\leq 0.2$ V or VIN $\geq V_{DD} - 0.2$ V | Ind. | 85°C | 4.1 | 10 | 4.1 | 10 | | | | | | | Auto. A3 | 125°C | 8.1 | 25 | 8.1 | 25 | | | - 1. 35 ns speed bin is for ECLL (VDD=3.3V +/-5%) only. - 2. Typical values are measured at VDD = 3.0V, and not 100% tested. <sup>1.</sup> Typical values are measured at VDD = 1.8V, T<sub>A</sub> = 25°C, and not 100% tested. ### AC CHARACTERISTICS<sup>(6)</sup> (OVER OPERATING RANGE) ### **READ CYCLE AC CHARACTERISTICS** | Parameter | Symbol | 35r | 35ns <sup>(7)</sup> | | 45ns | | 55ns | | notos | |----------------------|--------|-----|---------------------|-----|------|-----|------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | unit | notes | | Read Cycle Time | tRC | 35 | - | 45 | - | 55 | - | ns | 1,5 | | Address Access Time | tAA | - | 35 | - | 45 | - | 55 | ns | 1 | | Output Hold Time | tOHA | 8 | - | 10 | - | 10 | - | ns | 1 | | CS# Access Time | tACS | - | 35 | - | 45 | - | 55 | ns | 1 | | OE# Access Time | tDOE | - | 18 | - | 20 | - | 25 | ns | 1 | | OE# to High-Z Output | tHZOE | - | 12 | - | 15 | - | 20 | ns | 2 | | OE# to Low-Z Output | tLZOE | 4 | - | 5 | - | 5 | - | ns | 2 | | CS# to High-Z Output | tHZCS | - | 12 | - | 15 | - | 20 | ns | 2 | | CS# to Low-Z Output | tLZCS | 10 | - | 10 | - | 10 | - | ns | 2 | ### WRITE CYCLE AC CHARACTERISTICS | Darameter | Cumbal | 35ns <sup>(7)</sup> | | 45ns | | 55ns | | | | |---------------------------------|--------|---------------------|-----|------|-----|------|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Min | unit | notes | | Write Cycle Time | tWC | 35 | - | 45 | - | 55 | - | ns | 1,3,5 | | CS# to Write End | tSCS | 30 | - | 35 | - | 40 | - | ns | 1,3 | | Address Setup Time to Write End | tAW | 30 | - | 35 | - | 40 | - | ns | 1,3 | | Address Hold from Write End | tHA | 0 | - | 0 | - | 0 | - | ns | 1,3 | | Address Setup Time | tSA | 0 | - | 0 | - | 0 | - | ns | 1,3 | | WE# Pulse Width | tPWE | 30 | - | 35 | - | 40 | - | ns | 1,3,4 | | Data Setup to Write End | tSD | 18 | - | 20 | - | 25 | - | ns | 1,3 | | Data Hold from Write End | tHD | 0 | - | 0 | - | 0 | - | ns | 1,3 | | WE# LOW to High-Z Output | tHZWE | - | 12 | - | 15 | - | 20 | ns | 2,3 | | WE# HIGH to Low-Z Output | tLZWE | 4 | - | 5 | - | 5 | - | ns | 2,3 | - 1. Tested with the load in Figure 1. - 2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. tHZOE, tHZCS, tHZB, and tHZWE transitions are measured when the output enters a high impedance state. Not 100% tested. - 3. The internal write time is defined by the overlap of CS# = LOW, and WE# = LOW. All four conditions must be in valid states to initiate a Write, but any condition can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. - 4. tPWE > tHZWE + tSD when OE# is LOW. - Address inputs must meet V<sub>IH</sub> and V<sub>IL</sub> SPEC during this period. Any glitch or unknown inputs are not permitted. Unknown input with standby mode is acceptable. - 6. Data retention characteristics are defined later in DATA RETENTION CHARACTERISTICS. - 7. 35 ns speed bin is at VDD=3.3V +/-5%. ### **TIMING DIAGRAM** ## READ CYCLE NO. 1<sup>(1)</sup> (ADDRESS CONTROLLED, CS# = OE# = LOW, WE# = HIGH) Note: 1. The device is continuously selected. ## READ CYCLE NO. 2<sup>(1)</sup> (OE# CONTROLLED) Note: 1. Address is valid prior to or coincident with CS# LOW transition. ## WRITE CYCLE NO. 1 (1,2) (CS# Controlled, OE# = HIGH or LOW) #### Notes: - 1. tHZWE is based on the assumption when tSA=0nS after READ operation. Actual DOUT for tHZWE may not appear if OE# goes high before Write Cycle. tHZOE is the time DOUT goes to High-Z after OE# goes high. - 2. During this period the I/Os are in output state. Do not apply input signals. ### WRITE CYCLE NO. 2<sup>(1,2)</sup> (WE# CONTROLLED: OE# IS HIGH DURING WRITE CYCLE) - 1. tHZOE is the time DOUT goes to High-Z after OE# goes high. - 2. During this period the I/Os are in output state. Do not apply input signals. ## WRITE CYCLE NO. 3<sup>(1)</sup> (WE# CONTROLLED: OE# IS LOW DURING WRITE CYCLE) ### Note: 1. If OE# is low during write cycle, tHZWE must be met in the application. Do not apply input signal during this period. Data output from the previous READ operation will drive IO BUS. ### **DATA RETENTION CHARACTERISTICS** | Symbol | Parameter | Test Condition | OPTION | Min | Тур | Max | Unit | |------------------|------------------------------------------|--------------------------------------------------|---------------------|-----|-----|-----|------| | $V_{DR}$ | V <sub>DD</sub> for Data<br>Retention | See Data Retention Waveform | | 1.5 | - | 3.6 | V | | V | $V_{DD} = V_{DR}(min),$ | Com. | - | - | 9 | | | | | Data Retention $CS\# \geq V_{DD} - 0.2V$ | | Ind. | - | - | 10 | uA | | I <sub>DR</sub> | Current | $VIN \le 0.2V \text{ or } VIN \ge V_{DD} - 0.2V$ | Auto | - | - | 25 | | | | | | typ. <sup>(1)</sup> | | 3.6 | | | | t <sub>SDR</sub> | Data Retention<br>Setup Time | See Data Retention Waveform | | 0 | - | - | ns | | t <sub>RDR</sub> | Recovery Time | See Data Retention Waveform | | tRC | - | - | ns | #### Note: - Typical values are measured at VDD=1.8V or 3V, $T_A$ = 25°C , and not 100% tested. VDD power down slope must be longer than 100 us/volt when enter into Data Retention Mode. ### DATA RETENTION WAVEFORM (CS# CONTROLLED) ### ORDERING INFORMATION ## IS62WV5128EALL (1.65V - 2.2V) Industrial Range: -40°C to +85°C | Speed (ns) | Order Part No. | Package | |------------|-----------------------|-----------------------------------------| | 55 | IS62WV5128EALL-55TI | TSOP, Type I (8 x 20 mm) | | 55 | IS62WV5128EALL-55TLI | TSOP, Type I (8 x 20 mm), Lead-free | | 55 | IS62WV5128EALL-55T2I | TSOP, Type II | | 55 | IS62WV5128EALL-55T2LI | TSOP, Type II, Lead-free | | 55 | IS62WV5128EALL-55BI | mini BGA (6mm x 8mm) | | 55 | IS62WV5128EALL-55BLI | mini BGA (6mm x 8mm), Lead-free | | 55 | IS62WV5128EALL-55HI | sTSOP, (Type I) (8 x 13.4 mm) | | 55 | IS62WV5128EALL-55HLI | sTSOP (Type I), Lead-free (8 x 13.4 mm) | AUTOMOTIVE RANGE (A3): -40°C TO +125°C \*PLEASE CONTACT ISSI MARKETING ## IS62WV5128EBLL (2.2V - 3.6V) Industrial Range: -40°C to +85°C | Speed (ns) | Order Part No. | Package | |------------|-----------------------|------------------------------------------| | 45 | IS62WV5128EBLL-45TI | TSOP, Type I (8 x 20 mm) | | 45 | IS62WV5128EBLL-45TLI | TSOP, Type I (8 x 20 mm), Lead-free | | 45 | IS62WV5128EBLL-45QLI | SOP, Lead-free | | 45 | IS62WV5128EBLL-45T2I | TSOP, Type II | | 45 | IS62WV5128EBLL-45T2LI | TSOP, Type II, Lead-free | | 45 | IS62WV5128EBLL-45BI | mini BGA (6mm x 8mm) | | 45 | IS62WV5128EBLL-45BLI | mini BGA (6mm x 8mm), Lead-free | | 45 | IS62WV5128EBLL-45HI | sTSOP, (Type I) (8 x 13.4 mm) | | 45 | IS62WV5128EBLL-45HLI | sTSOP (Type I), (8 x 13.4 mm), Lead-free | ### Automotive Range (A3): -40°C to +125°C | _ | Speed (ns) | Order Part No. | Package | |---|------------|-------------------------|----------------------------------------------| | | 55 | IS65WV5128EBLL-55CT2LA3 | TSOP (Type II), Lead-free, Copper Lead-frame | | _ | 55 | IS65WV5128EBLL-55BLA3 | mini BGA (6mm x 8mm), Lead-free | ## IS62WV5128ECLL (3.3V+/-5%) Industrial Range: -40°C to +85°C | Speed (ns) | Order Part No. | Package | |------------|-----------------------|------------------------------------------| | 35 | IS62WV5128ECLL-35TI | TSOP, Type I (8 x 20 mm) | | 35 | IS62WV5128ECLL-35TLI | TSOP, Type I (8 x 20 mm), Lead-free | | 35 | IS62WV5128ECLL-35QLI | SOP, Lead-free | | 35 | IS62WV5128ECLL-35T2I | TSOP, Type II | | 35 | IS62WV5128ECLL-35T2LI | TSOP, Type II, Lead-free | | 35 | IS62WV5128ECLL-35BI | mini BGA (6mm x 8mm) | | 35 | IS62WV5128ECLL-35BLI | mini BGA (6mm x 8mm), Lead-free | | 35 | IS62WV5128ECLL-35HI | sTSOP, (Type I) (8 x 13.4 mm) | | 35 | IS62WV5128ECLL-35HLI | sTSOP (Type I), (8 x 13.4 mm), Lead-free | ## Automotive Range (A3): -40°C to +125°C | Speed (ns) | Order Part No. | Package | |------------|-------------------------|----------------------------------------------| | 45 | IS65WV5128ECLL-45CT2LA3 | TSOP (Type II), Lead-free, Copper Lead-frame | | 45 | IS65WV5128ECLL-45BLA3 | mini BGA (6mm x 8mm), Lead-free | ### **PACKAGE INFORMATION**