

# 3 A, 36 V, Synchronous Step-Down DC-to-DC Regulator

#### <span id="page-0-0"></span>**FEATURES**

**Continuous output current: 3 A Input voltage: 4.5 V to 36 V Integrated MOSFETs: 98 mΩ/35 mΩ Reference voltage: 0.6 V ± 1% Fast minimum on time: 50 ns Programmable switching frequency: 200 kHz to 1.8 MHz Synchronizes to external clock: 200 kHz to 1.8 MHz Precision enable and power good Cycle-by-cycle current limit with hiccup protection External compensation Programmable soft start time Startup into a precharged output Supported by [ADIsimPower](http://www.analog.com/ADIsimPower?doc=ADP2443.pdf) design tool**

#### <span id="page-0-1"></span>**APPLICATIONS**

**Intermediate power rail conversion Multicell battery powered systems Process control and industrial automation Healthcare and medical Networking and servers**

#### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) is synchronous step-down, dc-to-dc regulator with an integrated 98 mΩ, high-side power metal oxide semiconductor field effect transistor (MOSFET) and a 35 m $\Omega$ , synchronous rectifier MOSFET to provide a high efficiency solution in a compact 4 mm  $\times$  4 mm LFCSP package. The regulators operate from an input voltage range of 4.5 V to 36 V. The output voltage can be adjusted down to 0.6 V and deliver up to 3 A of continuous current. The fast 50 ns minimum on time allows the regulators convert high input voltage to low output voltage at high frequency.

Th[e ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) uses an emulated current mode, constant frequency pulse-width modulation (PWM) control scheme for excellent stability and transient response. The switching frequency of the [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) can be programmed from 200 kHz to 1.8 MHz. The synchronization function allows the switching frequency be synchronized with an external clock to minimize the system noise.

Th[e ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) targets high performance applications that require high efficiency and design flexibility. External compensation and an adjustable soft start function provide design flexibility. The power-good output and precision enable input provide simple and reliable power sequencing.

Data Sheet **[ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf)** 

#### **TYPICAL APPLICATION CIRCUIT**

<span id="page-0-2"></span>

Other key features include undervoltage lockout (UVLO), overvoltage protection (OVP), overcurrent protection (OCP), short-circuit protection (SCP), and thermal shutdown (TSD).

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) operates over the −40°C to +125°C operating junction temperature range and is available in a 24-lead, 4 mm  $\times$ 4 mm LFCSP package.



*Figure 2. Efficiency vs. Output Current, V<sub>IN</sub> = 24 V, f<sub>SW</sub> = 300 kHz* 

**Rev. 0 [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADP2443.pdf&product=ADP2443&rev=0)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2016 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)**

## **TABLE OF CONTENTS**





### <span id="page-1-0"></span>**REVISION HISTORY**

9/2016-Revision 0: Initial Version

## <span id="page-2-0"></span>FUNCTIONAL BLOCK DIAGRAM



*Figure 3.*

## <span id="page-3-0"></span>**SPECIFICATIONS**

V<sub>PVIN</sub> = 12 V, T<sub>J</sub> = -40°C to +125°C for minimum/maximum specifications, T<sub>A</sub> = 25°C for typical specifications, unless otherwise noted.

<span id="page-3-1"></span>



# Data Sheet **ADP2443**



<span id="page-4-0"></span><sup>1</sup> Pin to pin measurement.

## <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 2.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### <span id="page-5-1"></span>**THERMAL RESISTANCE**

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

#### **Table 3. Thermal Resistance**



<sup>1</sup> Thermal impedance simulated value is based on a 4-layer, JEDEC standard board.

#### <span id="page-5-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



*Figure 4. Pin Configuration*

14794-004

14794-004

### **Table 4. Pin Function Descriptions**



## <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}\text{C}$ ,  $V_{IN} = 24 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $L = 6.8 \mu\text{H}$ ,  $C_{OUT} = 47 \mu\text{F} \times 2$ ,  $f_{SW} = 600 \text{ kHz}$ , unless otherwise noted.



## Data Sheet **ADP2443**





## Data Sheet **ADP2443**



14794-026

1794-026

14794-027

4794-027

14794-028

47944028





*Figure 29. Load Current vs. Ambient Temperature at V<sub>IN</sub> = 24 V, f<sub>SW</sub> = 600 kHz, Measured o[n ADP2443-EVALZ](http://www.analog.com/ADP2443-EVALZ?doc=ADP2443.pdf)*



*Figure 30. Load Current vs. Ambient Temperature at V<sub>M</sub> = 12 V, f<sub>SW</sub> = 600 kHz, Measured o[n ADP2443-EVALZ](http://www.analog.com/ADP2443-EVALZ?doc=ADP2443.pdf)*



*Figure 31. Load Current vs. Ambient Temperature at V<sub>M</sub> = 36 V, f<sub>SW</sub> = 600 kHz, Measured o[n ADP2443-EVALZ](http://www.analog.com/ADP2443-EVALZ?doc=ADP2443.pdf)*

## <span id="page-12-0"></span>THEORY OF OPERATION

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) is synchronous step-down, dc-to-dc regulator that uses an emulated current-mode architecture with an integrated high-side power switch and a low-side synchronous rectifier. The regulator targets high performance applications that require high efficiency and design flexibility.

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) operates with an input voltage from 4.5 V to 36 V and regulates the output voltage down to 0.6 V. Additional features that maximize design flexibility include programmable switching frequency, programmable soft start, external compensation, precision enable, and a power-good output.

### <span id="page-12-1"></span>**CONTROL SCHEME**

Th[e ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) uses a fixed frequency, current mode PWM control architecture to achieve high efficiency and low noise operation.

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) operates at a fixed frequency set by an external resistor from RT/SYNC to GND. It uses the low side NFET current for the PWM control as shown in [Figure 32.](#page-12-7) The valley current information is captured at the end of the off period and combines with the slope ramp to form the emulated current ramp voltage. The slope ramp voltage is controlled by the resistor between RAMP and PVIN. At the start of each oscillator cycle, the highside NFET turns on and the inductor current increases until the emulated current ramp voltage crosses the COMP voltage, which turns off the high-side NFET and turns on the low-side NFET, which in turn places a negative voltage across the inductor, causing a reduction in the inductor current. The low-side NFET stays on for the remainder of the cycle.





### <span id="page-12-7"></span><span id="page-12-2"></span>**PRECISION ENABLE/SHUTDOWN**

The EN input pin has a precision analog threshold of 1.2 V (typical) with 100 mV of hysteresis. When the enable voltage exceeds 1.2 V, the regulator turns on; when it falls below 1.1 V (typical), the regulator turns off. To force the regulator to start automatically when input power is applied, connect EN to PVIN.

The precision EN pin has an internal pull-down current source  $(0.13 \mu A)$  that provides a default turn-off when the EN pin is open.

When the EN pin voltage exceeds 1.2 V (typical), the [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) is enabled and the internal pull-up current increases to 4 µA, which allows users to program the PVIN UVLO and hysteresis.

#### <span id="page-12-3"></span>**INTERNAL REGULATOR (VREG)**

The on-board 5 V regulator provides a stable supply for the internal circuits. It is recommended that a 1 µF ceramic capacitor be placed between the VREG pin and GND. The internal regulator includes a current-limit circuit to protect the output if the maximum external load current is exceeded.

### <span id="page-12-4"></span>**BOOTSTRAP CIRCUITRY**

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) includes a regulator to provide the gate drive voltage for the high-side N-MOSFET. It uses differential sensing to generate a 5 V bootstrap voltage between the BST and SW pins.

It is recommended that a 0.1 µF, X7R or X5R ceramic capacitor be placed between the BST pin and the SW pin.

#### <span id="page-12-5"></span>**OSCILLATOR**

The switching frequency o[f ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) is controlled by the RT/SYNC pin. A resistor from RT/SYNC to GND programs the switching frequency according to the following equation:

$$
f_{SW} \text{ (kHz)} = \frac{168,000}{R_T \text{ (k}\Omega)}
$$

A 280 k $\Omega$  resistor sets the frequency to 600 kHz, and a 560 k $\Omega$ resistor sets the frequency to 300 kHz[. Figure 33](#page-12-8) shows the typical relationship between  $f_{SW}$  and  $R_T$ .



*Figure 33. Switching Frequency vs. RT*

#### <span id="page-12-8"></span><span id="page-12-6"></span>**SYNCHRONIZATION**

To synchronize the [ADP2443,](http://www.analog.com/ADP2443?doc=ADP2443.pdf) connect an external clock to the RT/SYNC pin. The frequency of the external clock can be in the range of 200 kHz to 1.8 MHz. During synchronization, the regulator operates in continuous conduction mode (CCM) and the rising edge of the switching waveform runs 180° out of phase to the rising edge of the external clock.

When th[e ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) is operating in synchronization mode, a resistor must be connected from the RT/SYNC pin to GND to program the internal oscillator to run at 80% to 120% of the external synchronization clock.

### <span id="page-13-0"></span>**SOFT START**

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) uses the SS pin to program the soft start time. Place a capacitor between SS and GND; an internal current charges this capacitor to establish the soft start ramp. Calculate the soft start time  $(t_{SS})$  using the following equation:

$$
t_{SS} = \frac{0.6 \text{ V} \times C_{SS}}{I_{SS}}
$$

where:

*CSS* is the soft start capacitance.

*ISS* is the typical soft start pull-up current (3.4 µA).

If the output voltage is precharged before power up, th[e ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) prevents the low-side MOSFET from turning on until the soft start voltage exceeds the voltage on the FB pin.

#### <span id="page-13-1"></span>**POWER GOOD**

The power-good pin (PGOOD) is an active high, open-drain output that requires an external resistor to pull it up to a voltage. A logic high on the PGOOD pin indicates that the voltage on the FB pin (and therefore the output voltage) is within regulation.

The power-good circuitry monitors the output voltage on the FB pin and compares it to the rising and falling thresholds that are specified i[n Table 1.](#page-3-1) If the rising output voltage exceeds the target value, the PGOOD pin is held low. The PGOOD pin continues to be held low until the falling output voltage returns to the target value.

If the output voltage falls below the target output voltage, the PGOOD pin is held low. The PGOOD pin continues to be held low until the rising output voltage returns to the target value.

The power-good rising and falling thresholds are shown in [Figure 34.](#page-13-6) There is always a 16-cycle waiting period (deglitch) before the PGOOD pin is pulled from low to high or from high to low.



### <span id="page-13-6"></span><span id="page-13-2"></span>**PEAK CURRENT-LIMIT AND SHORT-CIRCUIT PROTECTION**

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) uses the emulated current ramp voltage for cycleby-cycle current limit protection to prevent current runaway. When the emulated current ramp voltage reaches the valley current limit threshold plus the ramp voltage, the high-side MOSFET turns off and the low-side MOSFET turns on until the next cycle.

The overcurrent counter increments during this process; otherwise the overcurrent counter decreases. If the overcurrent counter reaches 10 or the FB voltage drops below 0.2 V after the soft start, the device enters hiccup mode. During hiccup mode, the high-side NFET and low-side NFET are both turned off. The device remains in this mode for seven soft start cycles and then attempts to restart with soft start. If the current-limit fault is cleared, the device resumes normal operation; otherwise, it reenters hiccup mode.



### <span id="page-13-3"></span>**OVERVOLTAGE PROTECTION (OVP)**

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) includes an OVP feature to protect the regulator against an output short to a higher voltage supply or when a strong load disconnect transient occurs. If the feedback voltage increases to 0.7 V, the internal high-side MOSFET and low-side MOSFET are turned off until the voltage at the FB pin decreases to 0.63 V. At that time, the [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) resumes normal operation.

### <span id="page-13-4"></span>**UNDERVOLTAGE LOCKOUT (UVLO)**

UVLO circuitry is integrated in th[e ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) to prevent the occurrence of power-on glitches. If the V<sub>PVIN</sub> voltage drops below 3.9 V typical, the device shuts down and both the power switch and synchronous rectifier turn off. When the V<sub>PVIN</sub> voltage rises again above 4.3 V typical, the soft start period is initiated and the device is enabled.

#### <span id="page-13-5"></span>**THERMAL SHUTDOWN**

If the [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) junction temperature rises above 150°C, the internal thermal shutdown circuit turns off the regulator for self protection. Extreme junction temperatures can be the result of high current operation, poor PCB layout thermal design, and/or high ambient temperature. A 25°C hysteresis is included in the thermal shutdown circuit so that, if an overtemperature event occurs, the [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) does not return to normal operation until the on-chip temperature drops below 125°C. Upon recovery, a soft start is initiated before normal operation begins.

## <span id="page-14-0"></span>APPLICATIONS INFORMATION **INPUT CAPACITOR SELECTION**

<span id="page-14-1"></span>The input capacitor reduces the input voltage ripple caused by the switch current on PVIN. Place the input capacitor as close as possible to the PVIN pin. A ceramic capacitor in the 10 μF to 47 μF range is recommended. The loop that is composed of this input capacitor, the high-side N-MOSFET, and the low-side N-MOSFET must be kept as small as possible.

The voltage rating of the input capacitor must be greater than the maximum input voltage. The rms current rating of the input capacitor must be larger than the value calculated from the following equation:

$$
I_{\text{CIN}\_\text{RMS}} = I_{\text{OUT}} \times \sqrt{D \times (1 - D)}
$$

### <span id="page-14-2"></span>**OUTPUT VOLTAGE SETTING**

The output voltage of th[e ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) is set by an external resistor divider. The resistor values are calculated using

$$
V_{OUT}=0.6\times\left(1+\frac{R_{TOP}}{R_{BOT}}\right)
$$

To limit output voltage accuracy degradation due to FB bias current (0.1 µA maximum) to less than 0.5% (maximum), ensure that  $R_{\text{BOT}}$  < 30 kΩ.

[Table 5](#page-14-5) lists the recommended resistor divider values for various output voltages.

<span id="page-14-5"></span>



#### <span id="page-14-3"></span>**VOLTAGE CONVERSION LIMITATIONS**

The minimum output voltage for a given input voltage and switching frequency is constrained by the minimum on time. The minimum on time of the [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) is typically 50 ns. Calculate the minimum output voltage at a given input voltage and frequency using the following equation:

$$
V_{OUT\_MIN} = V_{IN} \times t_{MIN\_ON} \times f_{SW} - (R_{DSON\_HS} - R_{DSON\_LS}) \times
$$
  

$$
I_{OUT\_MIN} \times t_{MIN\_ON} \times f_{SW} - (R_{DSON\_LS} + R_L) \times I_{OUT\_MIN}
$$
 (1)

#### where:

*VOUT\_MIN* is the minimum output voltage. *tMIN\_ON* is the minimum on time. *fSW* is the switching frequency.  $R_{DSON HS}$  is the high-side MOSFET on resistance. *RDSON\_LS* is the low-side MOSFET on resistance. *I*<sub>OUT</sub> <sub>MIN</sub> is the minimum output current. *RL* is the series resistance of output inductor.

The maximum output voltage for a given input voltage and switching frequency is constrained by the minimum off time and the maximum duty cycle. The minimum off time is typically 200 ns.

Calculate the maximum output voltage, limited by the minimum off time at a given input voltage and frequency, using the following equation:

$$
V_{OUT\_MAX} = V_{IN} \times (1 - t_{MIN\_OFF} \times f_{SW}) - (R_{DSON\_HS} - R_{DSON\_LS}) \times
$$
  

$$
I_{OUT\_MAX} \times (1 - t_{MIN\_OFF} \times f_{SW}) - (R_{DSON\_LS} + R_L) \times I_{OUT\_MAX}
$$
 (2)

where:

*VOUT\_MAX* is the maximum output voltage. *tMIN\_OFF* is the minimum off time. *IOUT\_MAX* is the maximum output current.

As Equation 1 and Equation 2 show, reducing the switching frequency alleviates the minimum on time and minimum off time limitations.

### <span id="page-14-4"></span>**INDUCTOR SELECTION**

The inductor value is determined by the operating frequency, input voltage, output voltage, and inductor ripple current. Using a small inductor results in a faster transient response but degrades efficiency, due to a larger inductor ripple current; whereas using a large inductor value results in s smaller ripple current and better efficiency, but also results in a slower transient response.

As a guideline, the inductor ripple current,  $\Delta I_L$ , is typically set to one-third of the maximum load current. Calculate the inductor value using the following equation:

$$
L = \frac{(V_{IN} - V_{OUT}) \times D}{\Delta I_L \times f_{SW}}
$$

where:

*VIN* is the input voltage. *VOUT* is the output voltage. *D* is the duty cycle. Δ*IL* is the inductor current ripple. *fSW* is the switching frequency.

$$
D = \frac{V_{OUT}}{V_{IN}}
$$

Calculate the peak inductor current using

$$
I_{PEAK} = I_{OUT} + \frac{\Delta I_L}{2}
$$

The saturation current  $(I<sub>SAT</sub>)$  of the inductor must be larger than the peak inductor current. For ferrite core inductors with a quick saturation characteristic, the saturation current rating of the inductor must be greater than the current limit threshold of the switch, which prevents the inductor from reaching saturation.

Calculate the rms current of the inductor from the following equation:

Shielded ferrite core materials are recommended for low core loss and low EMI. [Table 6](#page-15-0) lists recommended inductors.

$$
I_{RMS}=\sqrt{I_{OUT}^2+\frac{\Delta{I_L}^2}{12}}
$$

<span id="page-15-0"></span>



#### <span id="page-16-0"></span>**OUTPUT CAPACITOR SELECTION**

The output capacitor selection affects the output ripple voltage load step transient and the loop stability of the regulator.

For example, during a load step transient where the load is suddenly increased, the output capacitor supplies the load until the control loop can ramp up the inductor current. The delay caused by the control loop causes the output to undershoot. Calculate the output capacitance that is required to satisfy the voltage droop requirement using the following equation:

$$
\frac{K_{\text{UV}} \times \Delta I_{\text{STEP}}^2 \times L}{2 \times (V_{\text{IN}} - V_{\text{OUT}}) \times \Delta V_{\text{OUT\_UV}}}
$$

where:

 $K_{UV}$  is a factor, with a typical setting of  $K_{UV} = 2$ . Δ*ISTEP* is the load step.

Δ*VOUT\_UV* is the allowable undershoot on the output voltage.

Another example occurs when a load is suddenly removed from the output, and the energy stored in the inductor rushes into the output capacitor, causing the output to overshoot.

Calculate the output capacitance that is required to meet the overshoot requirement using the following equation:

$$
C_{OUT\_OV} = \frac{K_{OV} \times \Delta I_{STEP}^2 \times L}{\left(V_{OUT} + \Delta V_{OUT\_OV}\right)^2 - V_{OUT}}
$$

where:

 $K_{OV}$  is a factor, with a typical setting of  $K_{OV} = 2$ .

 $\Delta V_{OUT~OV}$  is the allowable overshoot on the output voltage.

The output ripple is determined by the effective series resistance (ESR) and the value of the capacitance. Use the following equation to select a capacitor that can meet the output ripple requirements:

$$
C_{OUT\_RIPPLE} = \frac{\Delta I_L}{8 \times f_{SW} \times \Delta V_{OUT\_RIPPLE}}
$$

where  $\Delta V_{OUT\_RIPILE}$  is the allowable output ripple voltage.

$$
R_{ESR} = \frac{\Delta V_{OUT\_RIPPLE}}{\Delta I_L}
$$

where *RESR* is the equivalent series resistance of the output capacitor in ohms  $(Ω)$ .

Select the largest output capacitance given by COUT\_UV, COUT\_OV, and C<sub>OUT\_RIPPLE</sub> to meet both load transient and output ripple performance.

The selected output capacitor voltage rating must be greater than the output voltage. The rms current rating of the output capacitor must be greater than the value that is calculated by using the following equation:

$$
I_{\text{COUT\_RMS}} = \frac{\Delta I_L}{\sqrt{12}}
$$

#### <span id="page-16-1"></span>**PROGRAMMING INPUT VOLTAGE UVLO**

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) has a precision enable input to program the UVLO threshold of the input voltage (see [Figure 37\)](#page-16-4).



*Figure 37. Programming the Input Voltage UVLO*

<span id="page-16-4"></span>Use the following equation to calculate RTOP\_EN and RBOT\_EN:

$$
R_{TOP\_EN} = \frac{1.1 \, \text{V} \times \text{V}_{IN\_RISING} - 1.2 \, \text{V} \times \text{V}_{IN\_FALLING}}{1.1 \, \text{V} \times 0.13 \, \mu\text{A} + 1.2 \, \text{V} \times 3.87 \, \mu\text{A}}
$$

where:

 $V_{IN\_RISING}$  is the V<sub>IN</sub> rising threshold.  $V_{IN}$   $_{FALLING}$  is the  $V_{IN}$  falling threshold.

$$
R_{BOT\_EN} = \frac{1.2 \text{ V} \times R_{TOP\_EN}}{V_{IN\_RISING} - R_{TOP\_EN} \times 0.13 \,\mu\text{A} - 1.2 \text{ V}}
$$

#### <span id="page-16-2"></span>**SLOPE COMPENSATION SETTING**

The slope compensation is necessary in a current mode control architecture to prevent subharmonic oscillation and to maintain a stable output. Th[e ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) uses the emulated current mode and the slope compensation is implemented by connecting a resistor ( $R_{\text{RAMP}}$ ) between the RAMP pin and PVIN pin.

Theoretically, an extra slope of  $V_{\text{OUT}}/(2 \times L)$  is enough to stabilize the system. To guarantee that any noise is decimated in one cycle and the system is stable from subharmonic oscillation, the [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) uses an extra slope of  $V<sub>OUT</sub>/L$ .

Calculate the ramp resistor value, RRAMP, using the following equation:

$$
R_{RAMP} = \frac{L \times 10^{12}}{3.9}
$$

where *L* is the inductor value.

#### <span id="page-16-3"></span>**COMPENSATION DESIGN**

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) uses an emulated current mode control architecture that combines the fast line transient response of traditional peak current mode with the capability to convert a high input voltage to a very low output voltage. Furthermore, the small signal characteristics of the emulated current mode are almost identical to those of traditional peak current mode. Therefore, the compensation network design method used in traditional peak current mode can also be applied to the emulated current mode control.

The power stage can be simplified as a voltage controlled current source supplying current to the output capacitor and load resistor. It is composed of one domain pole and a zero.

The control to output transfer function is based on the following equations:

$$
G_{VD}(s) = \frac{V_{OUT}(s)}{V_{COMP}(s)} = A_{VI} \times R \times \frac{\left(1 + \frac{s}{2\pi \times f_Z}\right)}{\left(1 + \frac{s}{2\pi \times f_P}\right)}
$$

where:

 $A_{VI} = 10$  A/V. *R* is the load resistance.

$$
f_Z = \frac{1}{2 \pi \times R_{ESR} \times C_{OUT}}
$$

where:

*RESR* is the ESR of the output capacitor. *COUT* is the output capacitance.

$$
f_P = \frac{1}{2\pi \times (R + R_{ESR}) \times C_{OUT}}
$$

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) uses a transconductance amplifier for the error amplifier and to compensate the system[. Figure 38](#page-17-1) shows the simplified, peak current mode control, small signal circuit.



<span id="page-17-1"></span>Figure 38. Simplified Peak Current Mode Control, Small Signal Circuit

The compensation components,  $R_C$  and  $C_C$ , contribute a zero, and the optional  $C_{CP}$  and  $R_C$  contribute an optional pole. The closed-loop transfer equation is as follows:

$$
T_V(s) = \frac{R_{BOT}}{R_{BOT} + R_{TOP}} \times \frac{-g_m}{C_C + C_{CP}} \times
$$

$$
\frac{1+R_c \times C_c \times s}{s \times (1+\frac{R_c \times C_c \times C_{CP}}{C_c+C_{CP}} \times s)} \times G_{VD} (s)
$$

The following design guideline shows how to select the Rc, Cc, and C<sub>CP</sub> compensation components for ceramic output capacitor applications:

- 1. Determine the cross frequency, f<sub>c</sub>. Generally, f<sub>c</sub> is between  $f<sub>SW</sub>/12$  and  $f<sub>SW</sub>/6$ .
- 2. Calculate  $R_C$  using the following equation:

$$
R_C = \frac{2 \times \pi \times V_{OUT} \times C_{OUT} \times f_C}{0.6 \text{ V} \times g_m \times A_{VI}}
$$

3. Place the compensation zero at the domain pole,  $f_P$ ; then determine  $C<sub>C</sub>$  using the following equation:

$$
C_C = \frac{(R + R_{ESR}) \times C_{OUT}}{R_C}
$$

4. Ccp is optional. It can be used to cancel the zero caused by the ESR of the output capacitor.

$$
C_{CP} = \frac{R_{ESR} \times C_{OUT}}{R_C}
$$

#### <span id="page-17-0"></span>**[ADIsimPOWER D](http://www.analog.com/ADIsimPower?doc=ADP2443.pdf)ESIGN TOOL**

The [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) is supported by th[e ADIsimPower™](http://www.analog.com/ADIsimPower?doc=ADP2443.pdf) design tool set[. ADIsimPower i](http://www.analog.com/ADIsimPower?doc=ADP2443.pdf)s a collection of tools that produce complete power designs that are optimized for a specific design goal. The tools enable the user to generate a full schematic and bill of materials and calculate performance in minutes[. ADIsimPower](http://www.analog.com/ADIsimPower?doc=ADP2443.pdf) can optimize designs for cost, area, efficiency, and component count, while taking into consideration the operating conditions and limitations of the IC and all real external components. For more information about the [ADIsimPower](http://www.analog.com/ADIsimPower?doc=ADP2443.pdf) design tools, refer to [www.analog.com/ADIsimPower.](http://www.analog.com/ADIsimPower?doc=ADP2443.pdf) The tool set is available from this website, and users can request an unpopulated board.

## <span id="page-18-0"></span>DESIGN EXAMPLE



Figure 39. Schematic for Design Example

<span id="page-18-5"></span>This section describes the procedures for selecting the external components based on the example specifications that are listed in [Table 7.](#page-18-4) Se[e Figure 39 f](#page-18-5)or the schematic of this design example.

<span id="page-18-4"></span>**Table 7. Step-Down DC-to-DC Regulator Requirements** 

| <b>Parameter</b>           | Symbol                          | <b>Specification</b>                            |
|----------------------------|---------------------------------|-------------------------------------------------|
| Input Voltage              | Vın                             | $V_{IN} = 24.0 V \pm 10\%$                      |
| Output Voltage             | <b>VOUT</b>                     | $V_{\text{OUT}} = 5 V$                          |
| <b>Output Current</b>      | $I_{\text{OUT}}$                | $I_{\text{OUT}} = 3 \text{ A}$                  |
| Output Voltage Ripple      | $\Delta V_{\text{OUT\_RIPPLE}}$ | $\Delta V_{\text{OUT\_RIPPLE}} = 50 \text{ mV}$ |
| <b>Load Transient</b>      | <b>LOAD</b>                     | $\pm$ 5%, 0.5 A to 2.5 A, 2 A/µs                |
| <b>Switching Frequency</b> | $f_{SW}$                        | $fsw = 600$ kHz                                 |

### <span id="page-18-1"></span>**OUTPUT VOLTAGE SETTING**

Choose a 22 kΩ resistor as the top feedback resistor ( $R_{\text{TOP}}$ ), and calculate the bottom feedback resistor  $(R_{\text{BOT}})$  by using the following equation:

$$
R_{\text{ROT}} = R_{\text{TOP}} \times \left(\frac{0.6}{V_{\text{OUT}} - 0.6}\right)
$$

To set the output voltage to 5 V, the resistors values are as follows:  $R_{\text{TOP}} = 22 \text{ k}\Omega$  and  $R_{\text{BOT}} = 3 \text{ k}\Omega$ .

#### <span id="page-18-2"></span>**FREQUENCY SETTING**

To set the switching frequency to 600 kHz, connect a 280 k $\Omega$ resistor from the RT/SYNC pin to GND.

#### <span id="page-18-3"></span>**INDUCTOR SELECTION**

The peak-to-peak inductor ripple current, ΔIL, is set to 30% of the maximum output current. Use the following equation to estimate the inductor value:

$$
L = \frac{(V_{IN} - V_{OUT}) \times D}{\Delta I_L \times f_{SW}}
$$

where:

 $V_{I} = 24$  V. *VOUT* = 5 V.  $D = 0.208$ .  $\Delta I_L$  = 0.9 A.  $f_{SW} = 600$  kHz. This calculation results in  $L = 7.33 \mu H$ . Choose the standard inductor value of 6.8 μH.

14794-039

4794-039

The peak-to-peak inductor ripple current can be calculated by using the following equation:

$$
\Delta I_L = \frac{(V_{IN} - V_{OUT}) \times D}{L \times f_{SW}}
$$

This calculation results in  $\Delta I_L = 0.97$  A.

Use the following equation to calculate the peak inductor current:

$$
I_{\text{PEAK}}=I_{\text{OUT}}+\frac{\Delta I_L}{2}
$$

This calculation results in  $I_{PEAK} = 3.49$  A.

Use the following equation to calculate the rms current flowing through the inductor:

$$
I_{RMS} = \sqrt{I_{OUT}^2 + \frac{\Delta I_L^2}{12}}
$$

This calculation results in  $I<sub>RMS</sub> = 3.013$  A.

Based on the calculated current value, select an inductor with a minimum rms current rating of 3.013 A and a minimum saturation current rating of 3.49 A.

However, to protect the inductor from reaching its saturation point under the current-limit condition, the inductor must be rated for at least a 5.1 A saturation current for reliable operation.

Based on the requirements described previously, select a 6.8 μH inductor, such as the FDVE1040-6R8M from Toko, which has a 20.2 mΩ DCR and an 7.1 A saturation current.

#### <span id="page-19-0"></span>**OUTPUT CAPACITOR SELECTION**

The output capacitor is required to meet both the output voltage ripple and load transient response requirements.

To meet the output voltage ripple requirement, use the following equation to calculate the ESR and capacitance value of the output capacitor:

$$
C_{OUT\_RIPPLE} = \frac{\Delta I_L}{8 \times f_{SW} \times \Delta V_{OUT\_RIPPLE}}
$$

$$
R_{ESR} = \frac{\Delta V_{OUT\_RIPPLE}}{\Delta I_L}
$$

This calculation results in  $\text{C}_{\text{OUT\_RIPPLE}} = 4.04 \,\mu\text{F}$ , and  $\text{R}_{\text{ESR}} = 51.5 \,\text{m}\Omega$ .

To meet the ±5% overshoot and undershoot transient requirements, use the following equations to calculate the capacitance:

$$
C_{OUT\_OV} = \frac{K_{OV} \times \Delta I_{STEP}^{2} \times L}{(V_{OUT} + \Delta V_{OUT\_OV})^{2} - V_{OUT}^{2}}
$$

where:

 $K_{OV} = K_{UV} = 2$  are the coefficients for estimation purposes. ∆*ISTEP* = 2 A is the load transient step.  $\Delta V_{OUT\_OV}$  = 5%  $V_{OUT}$  is the overshoot voltage.

$$
C_{OUT\_UV} = \frac{K_{UV} \times \Delta I_{STEP}^{2} \times L}{2 \times (V_{IN} - V_{OUT}) \times \Delta V_{OUT\_UV}}
$$

where  $\Delta V_{OUT\_UV}$  = 5%  $V_{OUT}$  is the undershoot voltage.

This calculation results in  $\text{C}_{\text{OUT\_OV}} = 21.2 \,\mu\text{F}$ , and  $\text{C}_{\text{OUT\_UV}} = 5.7 \,\mu\text{F}$ .

According to the calculation, the output capacitance must be greater than 21.2 μF, and the ESR of the output capacitor must be smaller than 51.5 mΩ. It is recommended that one 47 μF/X5R/16 V ceramic capacitor be used, such as the GRM32ER61C476KE15K from Murata, with an ESR of 2 m $\Omega$ .

#### <span id="page-19-1"></span>**SLOPE COMPENSATION SETTING**

The ramp resistor, RRAMP, determines the slope compensation. Use the following equation to calculate the  $R_{RAMP}$  value:

$$
R_{RAMP} = \frac{L \times 10^{12}}{3.9} = \frac{6.8 \, \mu \text{H} \times 10^{12}}{3.9} = 1.74 \, \text{M}\Omega
$$

Choose a standard component value, as follows:  $R_{RAMP} = 1.5 M\Omega$ .

### <span id="page-19-2"></span>**COMPENSATION COMPONENTS**

For better load transient and stability performance, set the cross frequency,  $f_c$ , to  $f_{SW}/10$ . In this case,  $f_{SW}$  is running at 600 kHz; therefore, the  $f<sub>C</sub>$  is set to 60 kHz.

The 47 µF ceramic output capacitor has a derated value of 32 µF.

$$
R_C = \frac{2 \times \pi \times 5 \text{ V} \times 32 \text{ }\mu\text{F} \times 60 \text{ kHz}}{0.6 \text{ V} \times 515 \text{ }\mu\text{s} \times 10 \text{ A/V}} = 19.5 \text{ k}\Omega
$$
  

$$
C_C = \frac{1.667 \text{ }\Omega + 0.002 \text{ }\Omega \times 32 \text{ }\mu\text{F}}{19.5 \text{ k}\Omega} = 2739 \text{ }\text{pF}
$$
  

$$
C_{CP} = \frac{0.002 \text{ }\Omega \times 32 \text{ }\mu\text{F}}{19.5 \text{ k}\Omega} = 3.3 \text{ }\text{pF}
$$

Choose standard components, as follows:  $R_C = 20 \text{ k}\Omega$ ,  $C_C = 2700 \text{ pF}$ , and  $C_{CP} = 3.3 \text{ pF}$ .

[Figure 40](#page-19-5) shows the Bode plot at a 3 A load current. The cross frequency is 59 kHz, and the phase margin is 66°.



### <span id="page-19-5"></span><span id="page-19-3"></span>**SOFT START TIME PROGRAM**

The soft start feature allows the output voltage to ramp up in a controlled manner, eliminating output voltage overshoot during soft start and limiting the inrush current. Set the soft start time to 4 ms.

$$
C_{SS} = \frac{t_{SS\_EXT} \times I_{SS}}{0.6 \text{ V}} = \frac{4 \text{ ms} \times 3.4 \text{ }\mu\text{A}}{0.6 \text{ V}} = 22.7 \text{ nF}
$$

Choose a standard component value, as follows:  $C_{SS} = 22$  nF.

#### <span id="page-19-4"></span>**INPUT CAPACITOR SELECTION**

A minimum 10 μF ceramic capacitor must be placed near the PVIN pin. In this application, it is recommended that one 10 μF, X5R, 50 V ceramic capacitor be used.

#### <span id="page-20-0"></span>**RECOMMENDED EXTERNAL COMPONENTS**

**Table 8. Recommended External Components for Typical Applications with a 3 A Output Current**



<sup>1</sup> 680 μF: 4 V, KEMET T520Y687M004ATE010; 470 μF: 6.3 V, KEMET T520X477M006ATE010; 330 μF: 6.3 V, KEMET T520D337M006ATE009; 220 μF: 6.3 V, KEMET T520D227M006ATE009; 100 μF: 6.3 V, X5R, Murata GRM32ER60J107ME20; 47 μF: 16 V, X5R, Murata GRM32ER61C476KE15K.

14794-041

1794-041

## <span id="page-21-0"></span>PRINTED CIRCUIT BOARD LAYOUT RECOMMENDATIONS

Good PCB layout is essential for obtaining the best performance from the [ADP2443.](http://www.analog.com/ADP2443?doc=ADP2443.pdf) Poor PCB layout can degrade the output regulation, as well as the electromagnetic interface (EMI) and electromagnetic compatibility (EMC) performance[. Figure 42](#page-21-1)  shows an example of a good PCB layout for th[e ADP2443.](http://www.analog.com/ADP2443?doc=ADP2443.pdf) For optimum layout, refer to the following guidelines:

- Use separate analog ground planes and power ground planes. Connect the ground reference of sensitive analog circuitry, such as output voltage divider components, compensation components, frequency setting components, and soft start capacitor, to analog ground (GND). In addition, connect the ground reference of the power components, such as input and output capacitors, to power ground (PGND). Connect both ground planes to the exposed GND pad of the [ADP2443.](http://www.analog.com/ADP2443?doc=ADP2443.pdf)
- Place the input capacitor, inductor, and output capacitor as close as possible to the IC, and use short traces.
- Ensure that the high current loop traces are as short and as wide as possible. Make the high current path from the input capacitor through the inductor, the output capacitor, and the power ground plane back to the input capacitor as short as possible. To accomplish this, ensure that the input and output capacitors share a common power ground plane. In addition, ensure that the high current path from the power ground plane through the inductor and output capacitor back to the power ground plane is as short as possible by tying the PGND pins of the [ADP2443](http://www.analog.com/ADP2443?doc=ADP2443.pdf) to the PGND plane as close as possible to the input and output capacitors.
- Connect the exposed GND pad of th[e ADP2443 t](http://www.analog.com/ADP2443?doc=ADP2443.pdf)o a large, external copper ground plane to maximize its power dissipation capability and minimize junction temperature. In addition, connect the exposed SW pad to the SW pins of the [ADP2443,](http://www.analog.com/ADP2443?doc=ADP2443.pdf) using short, wide traces; or connect the exposed SW pad to a large copper plane of the switching node for high current flow.
- Place the feedback resistor divider as close as possible to the FB pin to prevent noise pickup. Minimize the length of the trace that connects the top of the feedback resistor divider to the output while keeping the trace away from the high current traces and the switching node to avoid noise pickup. To reduce noise pickup further, place an analog ground plane on either side of the FB trace and ensure that the trace is as short as possible to reduce the parasitic capacitance pickup.





14794-042

4794-042



<span id="page-21-1"></span>Rev. 0 | Page 22 of 24

## <span id="page-22-0"></span>TYPICAL APPLICATIONS CIRCUITS



Figure 43. Typical Application Circuit, V<sub>IN</sub> = 24 V, V<sub>OUT</sub> = 3.3 V, I<sub>OUT</sub> = 3A,  $f_{SW}$  = 600 kHz



Figure 44. Programming Input Voltage UVLO Rising Threshold at 20 V, Falling Threshold at 18 V, V<sub>IN</sub> = 24 V, V<sub>OUT</sub> = 1.2 V, I<sub>OUT</sub> = 3 A, f<sub>SW</sub> = 500 kHz



Figure 45. Typical Application Circuit,  $V_{IN} = 24 V$ ,  $V_{OUT} = 5 V$ ,  $I_{OUT} = 3 A$ ,  $f_{SW} = 1.2 MHz$ 

## <span id="page-23-0"></span>OUTLINE DIMENSIONS



*(CP-24-12)*

*Dimensions shown in millimeters*

#### <span id="page-23-1"></span>**ORDERING GUIDE**



<sup>1</sup> Z = RoHS Compliant Part.



www.analog.com