# HF01B00/01/02/03/04 Off Line High Voltage Quasi Resonant Regulator ## **DESCRIPTION** The HF01B00/01/02/03/04 is a flyback regulator with Green Mode Operation. Its high efficiency feature over the entire input/load range meets the stringent world-wide energy-saving requirements. The HF01B00/01/02/03/04 is an integrated current mode controller with a 700V FET. Its valley switching detector ensures minimum Drain-Source voltage switching every cycle, per Quasi-resonant operation. When the output power falls below a given level, the regulator enters the burst mode to lower the stand-by power consumption. An internal minimum off time limiter prevents the switching frequency from exceeding 150 kHz, which is below the CISPR-22 EMI start limit. Internal 2.4ms soft start prevents the excessive inrush current during start up The HF01B00/01/02/03/04 provides various protections, such as Thermal Shutdown (TSD), $V_{CC}$ Under Voltage Lockout (UVLO), Over Load Protection (OLP), Over Voltage Protection (OVP) and so on. The HF01B00/01/02/03 is available in PDIP8-7B package. And HF01B04 is available in PDIP8-7B and SOIC8-7B packages. | | Maximum Output Power <sup>4</sup> | | | | | |-----------|-----------------------------------|----------------------------|----------------------|----------------------------|--| | P/N | 230Vac | ±15% <sup>3</sup> | 85Vac~265Vac | | | | | Adapter <sup>1</sup> | Open<br>Frame <sup>2</sup> | Adapter <sup>1</sup> | Open<br>Frame <sup>2</sup> | | | HF01B00DP | 35W | 54W | 23W | 30W | | | HF01B01DP | 29W | 45W | 18W | 23W | | | HF01B02DP | 24W | 33W | 14W | 17W | | | HF01B03DP | 22W | 30W | 11W | 13W | | | HF01B04DP | 19W | 23W | W8 | 11W | | | HF01B04DS | 19W | 23W | W8 | 11W | | #### Notes: - 1. Maximum continuous power in a non-ventilated enclosed adapter measured at 50°C ambient temperature. - 2. Maximum continuous power in an open frame design at $50^{\circ}\text{C}$ ambient temperature. - 3. 230Vac or 110/115Vac with doubler. - 4. The junction temperature can limit the maximum output power. ### **FEATURES** - Internal Integrated 700V MOSFET - High Level of Integration, Requires Very Few External Components - Universal Input Voltage (85~265VAC) - Quasi-Resonant Operation over the Entire Input and Load Range - Maximum Switching Frequency Limited - Valley Switching for High Efficiency and Better EMI Performance - Active Burst Mode for Low Standby Power Consumption - Internal High-Voltage Current Source for Start-Up - Internal Soft Start - Internal 320ns Leading Edge Blanking - Thermal Shutdown (Auto Restart with Hysteresis) - V<sub>cc</sub> Under Voltage Lockout with Hysteresis (UVLO) - Over Voltage Protection - Over Load Protection. - No Load Consumption at 265Vac HF01B00<100mW HF01B01<80mW HF01B02/03<50mW HF01B04<30mW #### APPLICATIONS - Battery charger for consumer and home equipment. - Standby power supply. - Small power SMPS for white goods and consumer electronics. - Low/Medium power AC/DC adapter. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. ## **TYPICAL APPLICATION** Figure 1—Typical Application ## ORDERING INFORMATION | Part Number | Package | Top Marking | Free Air Temperature (T <sub>A</sub> ) | |-------------|----------|-------------|----------------------------------------| | HF01B00DP* | | HF01B00 | | | HF01B01DP | | HF01B01 | | | HF01B02DP | PDIP8-7B | HF01B02 | -40°C to +85°C | | HF01B03DP | | HF01B03 | | | HF01B04DP | | HF01B04 | | | HF01B04DS** | SOIC8-7B | HF01B04 | -40°C to +85°C | \*For RoHS, compliant packaging, add suffix –LF (e.g. HF01B00DP–LF). \*\* For Tape & Reel, add suffix –Z (e.g. HF01B04DS–Z); For RoHS, compliant packaging, add suffix –LF (e.g. HF01B04DS–LF–Z). ## PACKAGE REFERENCE | Drain to Source0.7V to 700V | |-----------------------------------------------------------------| | Continuous Drain Switch Current $^{(2)}$ HF01B00DP, $T_A$ =25°C | | ESD Capability Machine Model200V | | Recommended Operation | on Con | dition | s <sup>(3)</sup> | |---------------------------|-------------------------|-------------------------|------------------| | V <sub>CC</sub> to GND | | | | | Maximum Junction Temp. (7 | Γ <sub>J</sub> ) | +′ | 125°C | | Thermal Resistance (4) | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | | PDIP8-7B | 105 | 45 | °C/W | | SOIC8-7B | 96 | 45 | °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) Continuous Drain switch current when inductor load is assumed: limited by maximum duty and maximum junction temperature. And the data get from the following conditions: - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{CC}$ =12V, $T_A$ =+25°C, unless otherwise noted | Parameter | | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------|-----------------------------------------------------------------|--------------------------|------------------------------------------------|------|--------------------------|------|------| | Start-up Current Sou | rce (Pin D) | | | | | | | | Supply current from Pin D | | I <sub>charge</sub> | $V_{CC}$ =6V;<br>$V_{D}$ =400V | 1.4 | 2 | 2.6 | mA | | Leakage current from Pin D | | I <sub>leak</sub> | $V_{CC} = 13V;$<br>$V_{D} = 400V$ | | 20 | | μA | | Break Down Voltage | | $V_{(BR)DSS}$ | | 700 | | | V | | On-State Resistance | HF01B00<br>HF01B01<br>HF01B02<br>HF01B03<br>HF01B04 | R <sub>DS(ON)</sub> | V <sub>CC</sub> =10V;<br>I <sub>D</sub> =100mA | | 1.9<br>3.3<br>5.5<br>7.7 | | Ω | | Supply Voltage Mana | gement (Pin Vcc) | | | | | | | | V <sub>CC</sub> Upper Level at white High Voltage Current S | Source Stops | V <sub>CCH</sub> | | 10.6 | 11.8 | 13 | V | | V <sub>CC</sub> Lower Level at which High Voltage Current S | Source Triggers | V <sub>CCL</sub> | | 7.2 | 8 | 8.8 | V | | V <sub>CC</sub> Decreasing Level a<br>Latchoff Phase Ends | at which the | Vcc <sub>latch</sub> | M, | | 5.5 | | V | | Internal IC Consumption | on, Latchoff Phase | Latch | V <sub>CC</sub> =6.0V | | 400 | | μA | | Feedback Manageme | Feedback Management (Pin FB) | | | | | I. | | | Internal Pull Up Resistor | | R <sub>FB</sub> | | | 10 | | kΩ | | Internal Pull Up Voltage | | Vup | | | 4.5 | | V | | Pin8 to Current Set point Division Ratio | | l <sub>div</sub> | | | 3.3 | | | | Internal Soft-Start Time | | Tss | | | 2.4 | | ms | | Regulator enter the Bu | FB Decreasing Level at which the Regulator enter the Burst Mode | | | | 0.5 | | V | | | FB Increasing Level at which the Regulator leave the Burst Mode | | | | 0.7 | | V | | Over Load Set Point | | V <sub>OLP</sub> | | | 3.7 | | V | | Valley Switching Dete | | | 1 | 1 | 1 | 1 | | | Valley Point Detection Threshold Voltage | | V <sub>VSD</sub> | | 30 | 45 | 60 | mV | | Valley Point Detection | Hysteresis | V <sub>hys</sub> | 11111 | | 10 | | mV | | Pin VSD Clamp Voltage | | V <sub>VSDH</sub> | High State Ipin=3.0mA | 7 | 7.8 | 8.6 | V | | | | $V_{VSDL}$ | Low State<br>Ipin=-2.0mA | -0.8 | -0.65 | -0.5 | V | | Valley Point Detection Delay | | T <sub>VSD</sub> | Pull down from 2V to -100mV | 90 | 150 | 210 | ns | | Parasitical Capacitance at Pin VSD | | Cpar | | | 10 | _ | pF | | Minimum Off Time | | T <sub>min</sub> | | 6.6 | 7.8 | 9 | μs | | Re-start time After Last Valley Point Detection Transition | | T <sub>restart</sub> | | | 4.6 | | μs | | OVP Sampling Delay | | T <sub>OVPS</sub> | | | 3.5 | | μs | | Pin VSD OVP reference level | | V <sub>OVP</sub><br>Rint | | | 6 | | V | | | Internal Impedance | | | | 24 | | kΩ | | Current Sampling Ma | | - | T | I | 000 | ı | ı | | Leading Edge Blanking | | T <sub>LEB</sub> | | | 320 | | ns | | Maximum current set-point | | V <sub>CS</sub> | | | 1 | | V | ## **PIN FUNCTIONS** | Pin# | Name | Description | |------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VSD | Valley switching detector of the auxiliary flyback signal. It ensures Discontinuous Conduction Mode (DCM) operation with valley switching over the entire input/load range. This pin also offers OVP detection. | | 2 | $V_{CC}$ | Supply voltage pin. Typically connect a $22\mu F$ bulk capacitor and a $0.1\mu F$ ceramic capacitor to this Pin. When $V_{CC}$ is charged to 12V, the internal high voltage current source turns off and the IC starts switching; when it falls back to 8V, the high voltage current source turns on again and the IC stops switching. | | 3 | N/C | Not connected. This pin ensures adequate creepage distance. | | 4 | D | Drain of the internal MOSFET. Input for the start up high voltage current source. | | 5 | S | Source of the internal MOSFET. Input of the primary current sense signal. | | 6 | S | Source of the internal MOSFET. Input of the primary current sense signal. | | 7 | GND | The IC Ground. | | 8 | FB | This pin sets the primary peak current limit, by directly connecting an optocoupler to this pin to close the feedback loop. A feedback voltage of 3.7V on this pin will trigger an Over Load Protection while 0.5V will trigger a Burst Mode operation. The regulator leaves Burst Mode Operation and enters normal operation when the FB voltage reaches 0.7V | ## TYPICAL PERFORMANCE CHARACTERISTICS ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) ## **FUNCTION BLOCK DIAGRAM** Figure 2—Block Diagram 8 #### **OPERATION** The HF01B00/01/02/03/04 incorporates all the necessary features to build a reliable Switch Mode Power Supply. Its high level of integration requires very few external components. Quasi-Resonant operation over entire input/load range results in high efficiency and better EMI performance. It also has burst mode operation to minimize the stand-by power consumption at light load. Protection features such as latched shutdown or auto-recovery for over-current, over-voltage or over-temperature contribute to a safer converter design without engendering additional circuitry complexity. ## Start-up and V<sub>cc</sub> UVLO Initially, the IC is driven by the internal high voltage current source, which is drawn from the D pin. The IC starts switching and the internal high-voltage current source turns off as soon as the voltage on pin Vcc reaches 11.8V. At this point, the supply of the IC is taken over by the auxiliary winding of the transformer, when Vcc falls below 8V, the regulator stops switching and the internal high-voltage current source turns on again. The lower threshold of VCC UVLO decreases from 8V to 5.5V when fault conditions happen, such as OLP, OVP, and OTP. #### Soft-Start To reduce stress on the primary MOSFET and the secondary diode during start-up and to smoothly establish the output voltage, the HF01B00/01/02/03/04 has an internal soft-start circuit that gradually increases the primary current sense threshold, which determines the MOSFET peak current during start-up. The pulse width of the power switching device is progressively increased to establish correct operating conditions until the feedback control loop takes charge. Figure 4—Soft Start #### Valley Switching Detection The HF01B00/01/02/03/04 operates in Discontinuous Conduction Mode (DCM). The valley switching detector ensures minimum Drain-Source voltage switching, per Quasiresonant operation. Valley switching detection is accomplished through monitoring the voltage of the auxiliary winding at the VSD pin. The voltage presents a flyback polarity and the valley switching detection threshold is 45mV. When the voltage on auxiliary winding falls below 45mV, the drain-source voltage of the MOSFET become the lowest, which is called 'valley point', at this point the valley switching detector activates the controller to switch on the MOSFET to ensure the minimum **Drain-Source** voltage switching, which contributes to better efficiency and EMI performance. Figure 5 shows the waveform of valley switching detection on auxiliary winding and the MOSFET Drain-Source voltage. Figure 5—Valley Switching Detection An internal minimum off-time limiter prevents the MOSFET from turning on until the 7.8us off-time limit is passed.. Thus the minimum off time of primary switch will be longer than 7.8us and the switching frequency would be lower than 1/(Ton+7.8us). This ensures that the switching frequency is below 150kHz, which is below the CISPER22 EMI minimum limit. Figure 6 and 7 shows the minimum turn-off time limit of the primary switch. Figure 6—Minimum Turn-off Time Limit Figure 7—Minimum Turn-off Time Limit ## Over-voltage Protection (OVP) The positive plateau of the auxiliary winding voltage is proportional to the output voltage. The Over Voltage Protection unit detects the auxiliary winding voltage signal by VSD pin instead of directly monitoring the output voltage. Figure 8 shows the external circuit of VSD pin. If the voltage of this pin exceeds 6V, the OVP is triggered, and the HF01B00/01/02/03/04 stops switching and goes into latched fault condition. That means the regulator stays fully latched in this position until the Vcc is decreased down to 3V, e.g. when the user unplugs the power supply from the main supply and re-plugs it. Figure 8—OVP Circuit The internal resistance of VSD pin is $24k \Omega$ , so the OVP triggered point could be programmed through different R<sub>OVP</sub> selection by the following formula: $$V_{\text{OVP}} = \frac{N_{\text{S}} \times 6(R_{\text{INT}} + R_{\text{OVP}})}{N_{\text{A}} \times R_{\text{INT}}} = \frac{N_{\text{S}} \times 6(24k + R_{\text{OVP}})}{N_{\text{A}} \times 24k}$$ Where, $V_{\text{OVP}}$ is the output voltage when OVP happens; $N_{\text{S}}$ is the turns of secondary winding of the transformer; $N_{\text{A}}$ is the turns of the auxiliary winding. The plateau voltage of the auxiliary winding is sampled at the VSD pin with a 3.5us delay after the turn-off sequence. Otherwise, the ringing cause by transformer leakage inductance may unintentional trigger the OVP. Figure 9—OVP Sample Delay #### **Over Load Protection (OLP)** In a flyback converter, the maximum output power is limited by the maximum switching frequency and primary peak current. If the load consumes more than the maximum output power, output voltage will drop below the set point. This reduces the current through the optocoupler LED by the negative feedback control loop, and thus FB voltage goes up. The voltage at the FB Pin is continuously monitored. When the feedback voltage exceeds the $V_{\text{OLP}}$ threshold—3.7V, the IC stops switching and enters a safe low-power operating mode that prevents from any lethal thermal or stress damage. As soon as the fault disappears, the IC resumes switching. Thus the circuit operates in a burst manner, called auto-recovery. During fault condition, the $V_{\text{CC}}$ UVLO lower threshold drops down from 8V to 5.5V. During the start-up phase or load transient, the FB voltage stays high enough temporarily to mis-trigger the OLP, to prevent this undesired protection, OLP circuit is designed to be triggered after Vcc is decreased below 8.5V. ### **Burst Operation** To minimize stand-by power consumption, the HF01B00/01/02/03/04 implement burst mode at no load or light load. As the load decreases, the FB voltage decreases. The IC stops switching when the FB voltage drops below the lower threshold $V_{\text{BRUL}}$ —0.5V. Then the output voltage starts to drop at a rate dependent on the load. This causes the FB voltage to rise again due to the negative feedback control loop. Once the FB voltage exceeds the upper threshold V<sub>BRUH</sub>—0.7V, switching pulse resumes. The FB voltage then decreases and the whole process repeats. Burstmode operation alternately enables and disables the switching pulse of the MOSFET. Hence switching loss at no load or light load conditions is greatly reduced. Figure 10 shows the burst mode operation of HF01B00/01/02/03/04 Figure 10—Burst Mode Operation #### Thermal shutdown (TSD) To prevents from any lethal thermal damage, the HF01B00/01/02/03/04 shuts down switching cycle when the junction temperature exceeds 150 $^{\circ}$ C . As soon as the junction temperature drops below 110 $^{\circ}$ C, the power supply resumes operation. During OTP, the lower threshold of the V<sub>CC</sub> UVLO drops from 8V to 5.5V ### Leading Edge Blanking (LEB) In normal operation, the primary peak current is sensed by a shunt resistor between the Source pin and Ground. The turn-off threshold of the MOSFET is set by FB voltage, Vsense= $V_{FB}/3.3$ . When the voltage drop of shunt resistor reaches Vsense, the MOSFET turns off. During start-up and over-load condition, the primary peak current threshold is internally limited to 1V even if $V_{FB}$ voltage is larger than 3.3V to avoid excessive output power and lower the voltage rating of the switch. In order to avoid turning off the MOSFET by mistrigger spikes shortly after the switch turns on, the IC implements a 320ns leading edge blanking. During blanking time, any trigger signal on source pin is blocked. Figure 11 shows the primary current sense waveform and the leading edge blanking. Figure 11—Leading Edge Blanking Figure 12—Control Flow Chart Figure 13—Evolution of the Signal in Presence of a Fault 4/9/2013 ## **PACKAGE INFORMATION** #### PDIP8-7B **FRONT VIEW** 0.015(0.38) 0.021(0.53) **SIDE VIEW** ### **NOTE:** - 1) CONTROL DIMENSION IS IN INCHES DIMENSION IN BRACKET IS IN MILLIMETERS - 2) PACKAGE LENGTH AND WIDTH DO NOT INCLUDE MOLD FLASHOR PROTRUSIONS. - 3) JEDEC REFERENCE ISMS-001. - 4) DRAWING IS NOT TO SCALE #### SOIC8-7B RECOMMENDED LAND PATTERN **FRONT VIEW** ## **DETAIL "A"** ### NOTE: - 1) CONTROL DIMENSION IS IN INCHES DIMENSION IN **BRACKET IS IN MILLIMETERS** - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH PROTRUSIONS OR GATE BURRS - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - 4) LEAD COPLANARITY(BOTTOM OF LEADS AFTER FORMING SHALL BE0.004" INCHES MAX. - 5) JEDEC REFERENCE IS MS-012. - 6) DRAWING IS NOT TO SCALE **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.