

# **TEA19051BTK**

USB-PD 2.0/USB-PD 3.0/QC 2.0/QC 3.0/QC 4 (+) controller for SMPS

Rev. 3 — 21 January 2019

Product data sheet

# 1 General description

The TEA19051BTK is a highly configurable secondary side SMPS controller that is available in many factory configured versions. <u>Section 15</u> gives an overview of the off-the-shelf available versions of the TEA19051BTK. To inquire about the possibilities of customer-specific versions, contact your local sales representative.

The TEA19051BTK supports the following protocols:

- USB Type-C v.1.3
- USB power delivery (USB-PD) including programmable power supply (PPS)
- Battery Charging 1.2 (BC1.2)
- Qualcomm<sup>®</sup> QuickCharge<sup>™</sup> QC2.0, QC3.0, and QC4+

A complete smart-charging switch mode power supply (SMPS) can be built in combination with the TEA193x primary controller and the TEA199x secondary side synchronous rectifier (SR) controller.

The TEA19051BTK can be provided in several small packages with low pin count. Due to its small number of external components, a small form factor SMPS can be built that meets efficiency requirements like CoC Tier-2, EuP lot6, and DOE v6 with an extremely no-load power (< 30 mW).

The TEA19051BTK has a high level of digital integration. It incorporates all required circuits, including a charge pump to drive an external NMOS load switch directly, a USB-PD physical interface (PHY), and an integrated driver for fast output discharge.

The output voltage and output current are continuously measured and are used to control the SMPS. Two GPIO pins measure the adapter temperature and the temperature in the cable/connector. Optionally, the GPIO pins can be used for other features, like supply (see <u>Table 4</u>). The die temperature of the TEA19051BTK is monitored via an internal temperature sensor.

Multiple protections ensure the best-in-class charging safety for the TEA19051BTK.

To ensure correct operation under all conditions, all protections except UVP are implemented in hardware. The response of these protections can be programmed as latched or safe restart. Although not recommended, these protections can also be disabled individually via the settings in the non-volatile multi-time programmable (MTP) memory.

If an output short circuit occurs, the power dissipation in the adapter can be below 50 mW.

For output voltage regulation, current regulation, and protection, only a single optocoupler is required in the application.

The TEA19051BTK operates in CV mode with a better than 2 % voltage accuracy. In CC mode, it operates with a better than 2 % full-load current accuracy.



### 2 Features and benefits

#### 2.1 General

- Best-in-class fail-safe application for high-power adapters; gives complete protection against overload conditions in the load (e.g. phone)
- Wide output voltage operating range (2.9 V to 21 V)
- Ultra-high efficiency together with TEA193x QR/DCM controller and TEA199x SR controller
- Very low no-load power (< 30 mW for the complete system solution)</li>
- · High power density
- · Dedicated SW pin to drive external NMOS directly
- Constant voltage (CV) and constant current (CC) control (programmable level)
- Precise voltage and current control with low minimum step size (voltage 12-bit DAC, current 10-bit DAC)
- Continuous measurement of output voltage and output current with a better than 2 % accuracy
- Low-cost HVSON16 package (suitable for reflow soldering)
- Low-cost bill of materials (BOM; ≈15 external components)
- Embedded MCU (with ROM, RAM, and MTP memory)
- Discharge pin for fast output voltage ramp down
- · Built-in series regulator and programmable cable compensation
- Non-volatile MTP memory for storage of system configuration parameters

### 2.2 Protocol support

- USB Type-C v.1.3
- USB power delivery (USB-PD) 2.0 and 3.0 including programmable power supply (PPS)
- Qualcomm<sup>®</sup> QuickCharge<sup>™</sup> QC2.0, QC3.0, and QC4+ protocols
- Battery Charging 1.2 (BC 1.2)
- Unstructured vendor defined messages (VDMs), which can be used for MTP programming, e.g. to get Vendor IDs

### 2.3 Protections

- · Overtemperature protection (OTP): one internal and two external
- Adaptive overvoltage protection (OVP)
- Adaptive undervoltage protection (UVP)
- Overcurrent protection (OCP)
- · Undervoltage lockout (UVLO) protection
- Output short protection (OSP)
- Open-supply protection (OSUP)
- Open-ground protection (OGP)
- Overvoltage protection DP, DM, CC1, and CC2 pins
- Soft short protection at the CC1 and CC2 pins
- · Soft short protection at the output

To ensure safe operation, the TEA19051BTK switches off the load during fault conditions.

# 3 Applications

- USB chargers for smart phones and tablets supporting the Qualcomm<sup>®</sup> QuickCharge<sup>™</sup> QC2.0, QC3.0, and QC4+ protocols
- USB-PD 3.0, type C 1.3 chargers with optional VDM support for smartphones and tablets

# 4 Ordering information

**Table 1. Ordering information** 

| Type number          | Package |                                                                      |           |
|----------------------|---------|----------------------------------------------------------------------|-----------|
|                      | Name    | Description                                                          | Version   |
| TEA19051BAATK/1 HVSC | HVSON16 | plastic small enhanced very thin small outline package; no leads; 16 | SOT1308-1 |
| TEA19051BABTK/1      |         | terminals; body: 3.5 × 5.5 × 0.85 mm                                 |           |
| TEA19051BACTK/1      |         |                                                                      |           |
| TEA19051BAFTK/1      |         |                                                                      |           |
| TEA19051BAGTK/1      |         |                                                                      |           |
| TEA19051BAHTK/1      |         |                                                                      |           |
| TEA19051BAKTK/1      |         |                                                                      |           |
| TEA19051BAMTK/1      |         |                                                                      |           |
| TEA19051BAPTK/1      |         |                                                                      |           |
| TEA19051BARTK/1      | 1       |                                                                      |           |

# 5 Marking

Table 2. Marking

| Type number   | Marking code |
|---------------|--------------|
| TEA19051BAATK | A19051BAA    |
| TEA19051BABTK | A19051BAB    |
| TEA19051BACTK | A19051BAC    |
| TEA19051BAFTK | A19051BAF    |
| TEA19051BAGTK | A19051BAG    |
| TEA19051BAHTK | A19051BAH    |
| TEA19051BAKTK | A19051BAK    |
| TEA19051BAMTK | A19051BAM    |
| TEA19051BAPTK | A19051BAP    |
| TEA19051BARTK | A19051BAR    |
|               |              |

# 6 Block diagram



# 7 Pinning information

# 7.1 Pinning



# 7.2 Pin description

Table 3. Pin description

| Symbol | Pin | Description                                        |
|--------|-----|----------------------------------------------------|
| VCC    | 1   | supply voltage                                     |
| ОРТО   | 2   | OPTO driver                                        |
| SGND   | 3   | sense ground                                       |
| GPIO1  | 4   | general-purpose input/output                       |
| ISNS   | 5   | current sense input                                |
| GPIO2  | 6   | general-purpose input/output                       |
| VSNS   | 7   | voltage sense input                                |
| SCL    | 8   | I <sup>2</sup> C clock line                        |
| SDA    | 9   | I <sup>2</sup> C data line                         |
| DM     | 10  | negative terminal of the data communication line   |
| DP     | 11  | positive terminal of the data communication line   |
| CC2    | 12  | type C CC2 line detection and USB-PD communication |
| CC1    | 13  | type C CC1 line detection and USB-PD communication |
| DISCH  | 14  | fast discharge sink                                |
| GND    | 15  | ground                                             |
| SW     | 16  | NMOS gate drive output                             |
| EDP    | 17  | exposed die pad                                    |

# 8 Functional description

The TEA19051BTK can be considered as a versatile programmable replacement for the well-known TL431 shunt regulator series, where:

- The VSNS pin takes the role of the REF input of the TL431
- The OPTO pin takes the role of the cathode
- · The GND pin takes the role of the anode

In addition to the constant voltage (CV) mode, which is regulated via the VSNS pin, the system supports constant current (CC) mode. The current control loop is regulated and the cable compensation is added via the ISNS pin.

Alternatively, the ISNS input can be used for overcurrent protection (OCP; see <u>Table 4</u>). Several other protections are available. Many of these protections are programmable as latched or safe restart. For guaranteed safety, all protections are implemented in hardware. So, even when the microcontroller stops, the protections are still functional.

The output voltage and the output current can be controlled via USB-PD using the CC pins. They can also be controlled via QC using the DP and DM pins.

The output current and the output voltage are continuously measured via an integrated AD-converter. The values can be made available continuously via the USB-PD protocol. The applied time constant of the digital filter is initialized via the firmware. A dedicated signal that indicates a stable output voltage/output current for a reliable measurement is available. It can be used, for example, to determine and monitor the cable resistance in the portable device.

The external temperatures, measured via the GPIO1 and GPIO2 pins, are continuously monitored. From the GPIO voltages and applied currents, the controller calculates the corresponding temperatures. These temperatures can be communicated to the portable device. Optionally, an OTP function is added to this external temperature measurement, which is programmable via MTP (see <u>Table 4</u>).

The available protections are implemented in hardware. They are independent of processor actions. These protections in combination with the NMOS load switch ensure a fully safe operation with only one optocoupler. When the optocoupler fails, the OVP of the primary side controller (TEA1936x) limits the maximum output voltage.

The TEA19051BTK fully supports the type-C connector standard.

When a Type C receptacle is used, the CC1/CC2 pair is used for plug attach/detach detection. It is also meant to support the USB-PD communication standard. The DP/DM pair is meant to support:

- Battery Charging 1.2
- Qualcomm<sup>®</sup> QuickCharge<sup>™</sup> QC2.0 and QC3.0

The USB-PD specification requires the use of a load switch and certain discharge behavior of the output voltage at the connector  $V_{bus}$ . So, to drive the gate of an external NMOS switch, the TEA19051BTK is equipped with an SW pin. To be able to discharge  $V_{bus}$  using an external resistor in series with an internal switch, the TEA19051BTK is equipped with a DISCH pin.

User-defined parameters can be stored in the non-volatile multi-time programmable (MTP) memory.

# 8.1 Start-up and supply

The TEA19051BTK is supplied via the VCC pin connected to the secondary DC voltage of an AC-to-DC SMPS converter (see Figure 7). To control the primary side controller, this VCC voltage is regulated via an integrated voltage/current control loop with external loop compensation and an external optocoupler. This optocoupler is part of the gain loop of the primary side SMPS controller.

At each start-up and after power-on reset, the optocoupler current is initially zero. So, the AC-to-DC converter starts up with full output power, resulting in a rapid increase of the VCC voltage. Due to the low  $V_{CC(start)}$  level ( $\approx 3$  V), the TEA19051BTK ensures that it is fully operating before the  $V_{CC}$  reaches the default initial regulation level. The default values of the initial regulation level are 5 V and 3 A and they are programmed in the non-volatile memory (MTP).

At power-on reset, the safe default values, which are read from MTP, are set.

When the  $V_{CC}$  voltage is below the UVLO level, the external NMOS load switch is off. When the output is shorted while the load switch is closed, the UVLO is also triggered. The load switch is then immediately opened and the system restarts after the safe restart timer.

When the  $V_{CC}$  exceeds the UVLO level, all circuits, the initial DAC value, and the resistive divider ratio are initialized. The system regulates the output to 5 V with a limited output current of 3 A. All these values can be set via the MTP.

To minimize the output voltage overshoot after start-up, an internal 20 mA current sink is applied to VCC when the VCC voltage exceeds  $1.05 \times V_{o(default)}$ . The sink current remains active until the VCC voltage has dropped to below  $1.05 \times V_{o(default)}$  again.

After the output voltage has stabilized, the load switch becomes conducting and the system waits for an attach. Before the attach, only the essential circuits are working which reduces the no-load power to its minimum.

When the voltage on one of the CC pins drops to below the  $V_{IH(Rd)}$  level, an attach is detected and all circuits are enabled.

If a protocol is detected, it is allowed to change the voltage and current.



The TEA19051BTK operates on supply voltages up to 21 V. The voltage on the VCC pin is used to detect an OVP and UVP. The OVP and UVP level are set as a percentage of the requested output voltage level.

TEA19051BTK

All information provided in this document is subject to legal disclaimers

© NXP B.V. 2019. All rights reserved

If the supply voltage drops to below the UVLO level, the system returns to the no-supply state and opens the load switch. Analog circuits are reset below UVLO. The internal digital circuits are reset below the band gap voltage reference level.

### 8.2 Voltage loop

The analog constant voltage (CV) loop regulates VCC such that the voltage on the VSNS pin equals the internal reference voltage. An external resistor divider is connected between VCC, the VSNS pin, and ground. The value of this divider must match the value that is programmed in MTP exactly. It depends on the maximum voltage in the application. The divider values are:

- 1/2.5; maximum PDO voltage ≤ 6 V
- 1/5.476; maximum PDO voltage ≤ 13 V
- 1/8.325; maximum PDO voltage ≤ 20 V
- 1/8.828; maximum PDO voltage ≤ 21 V

The CV loop is regulated by varying the current through an optocoupler diode similar to a TL431 driven control loop commonly used in switch mode power supplies. The RC combination between the OPTO and VSNS pin determines the dynamic behavior of the integrating part of the control loop. The resistor in series with the optocoupler diode determines the dynamic behavior of the proportional part of the control loop. To prevent saturation of the control loop during switching, a diode is placed in parallel to this resistor. See Section 13.3 for more information about the control loop.

When the voltage loop reference is set to a higher value using the USB-PD or the QC protocol, the internal reference voltage is updated to the new setting within 20  $\mu$ s. The output voltage is regulated to the requested voltage with a speed determined by the control loop. If there is a transition down, a predefined ramp down sequence is followed to prevent a high undershoot. Depending on the step size, the ramp down either follows a linear or a parabolic slope. For a transition up, no special measures are required to prevent an overshoot. The reason is that the charging current of the loop capacitor lifts the voltage on the VSNS pin when the  $V_{CC}$  voltage in the application increases.



A linear ramp-down (see Figure 4) can yield a perfect linear ramp of the output voltage without any undershoot. However, depending on the loop bandwidth, the voltage loop can end up in saturation. Saturation hampers a fast response to a load step immediately following the end of the ramp (most protocols do not allow any load to be drawn during a transition). Making the ramp down slower can prevent saturation of the loop. However, a slower ramp down can contradict with the maximum discharge time most protocols specify.

A parabolic discharge curve (see <u>Figure 5</u>; patent pending) initially causes the voltage loop to saturate, due to the initial rapid ramp down. However, it allows the loop to recover and to resume regulation toward the end of the curve. The total parabolic sequence time must be chosen such that no undershoot under the final end value occurs.



### 8.3 Current loop

The voltage drop across a small external series resistor between the output return terminal and the converter ground is supplied to the ISNS pin. An internal amplifier multiplies the voltage on the ISNS pin by a factor of 50. The output voltage of the amplifier must remain below 2.5 V. The external resistor value can be chosen from 2 m $\Omega$  up to 22.5 m $\Omega$  in steps of 0.02 m $\Omega$ . The external resistor value must correspond to the programmed value in MTP. Any deviation from this MTP value, e.g. due to PCB-layout imperfections, causes a current error and must be corrected (see Section 13.2). The ground connection of the external sense resistor must be connected to the SGND pin via an independent sense wire.

The combination of the maximum current in the application, the sense resistor, and the gain of the internal amplifier must be chosen such that the output voltage of the internal amplifier remains below 2.5 V.

When the application is used in CC-mode, an RC-combination must be connected between the OPTO pin and the ISNS pin (see Section 13.4).

# 8.4 Cable compensation

With cable compensation enabled, the output voltage is increased when the output current increases to compensate for the voltage drop over the cable. The value of the cable compensation is the same for all PDOs. It is set in MTP between the minimum and maximum values (see <u>Table 4</u>).

Setting the cable compensation above 200 mV/A is not recommendable. The cable compensation can be enabled/disabled for each individual PDO.

#### 8.5 Load switch

A low-cost NMOS transistor is used as load switch between  $V_{CC}$  and  $V_{bus}$  (see <u>Figure 7</u>). A dedicated switch-drive output pin (SW pin) controls this NMOS transistor. The output (high) level of the switch drive output is  $V_{CC}$  + 6 V using an internal charge pump.

As long as  $V_{CC}$  is below the UVLO level or if the VCC connection is open, the SW pin is held low, ensuring that the load switch is off. To ensure that the NMOS is also kept off when the SW pin is disconnected, an external (high-ohmic) resistor is required between the gate of the NMOS and  $V_{bus}$ .

To avoid charging  $V_{CC}$  via the back-gate diode of the load switch, it is possible to apply two NMOS switches in series, with their sources connected together.

# 8.6 Discharge function

The DISCH pin, which has an internal low-ohmic switch, provides the means to discharge the output  $V_{\text{bus}}$  quickly. An external series resistor limits the maximum current and the IC dissipation.

To check if the output voltage has dropped to below 0.8 V, a comparator is implemented. This voltage drop is a requirement of the USB-PD specification (vSafe0V) if there is a hard reset.

When the internal DISCH switch is activated, the voltage at the DISCH pin is always low, because of the external current limiting resistor. A mechanism has been implemented to check the real output voltage. During a hard reset discharge sequence, when  $V_{CC}$  is below vSafe5V, the switch is opened every millisecond for 20  $\mu$ s to check the output voltage at the end of the 20  $\mu$ s period. The check of the output voltage is done until the voltage remains below 0.7 V and the hard reset discharge sequence is terminated. For this check to work properly, the capacitance on the DISCH pin and the external current limiting resistor must have a time constant that is short enough.

To ensure that the output remains low, a 1 mA sink current is present on the DISCH pin when both the load switch and discharge switch are off. The period that the DISCH pin is active in unattached state ( $t_{d(act)}$ ) is typically 100 ms. The reason for this limitation is to prevent that excessive power dissipation occurs if an external  $V_{bus}$  voltage is applied.

#### 8.7 Detach detection

When the voltage on one of the CC pins is greater than 1.2 V, a detach is detected. If the type C cable is disconnected, the output voltage is regulated to its default value (5 V) after 200  $\mu$ s.

#### 8.8 Internal temperature measurement

The internal die temperature is monitored continuously. Its value can be requested with the appropriate vendor defined message (VDM). When the internal OTP (see <u>Table 5</u>) is enabled, the internal OTP is triggered when the die temperature exceeds the value that is programmed in MTP.

### 8.9 GPIO pins

The internal hardware of the GPIO1 and GPIO2 pins is identical.

In the MTP, the following functions can be selected for each GPIO pin:

- Off
- NTC
- NTC + OTP
- Supply

In the sections below, the functions are further explained.

### 8.9.1 Off

The GPIO pin is disabled and can be connected to ground.

#### 8.9.2 NTC

With the NTC function enabled, the GPIO pins can be used to measure the adapter and cable connector temperature via NTC resistors. The NTC connected to GPIO1 is meant for measuring the (cable) connector temperature. The NTC connected to GPIO2 for measuring the adapter temperature. The temperature values can be requested with the appropriate VDM command. To ensure an accurate temperature measurement over the complete temperature range, both external NTCs are supplied via an adaptive current source (see Figure 6).



The voltage at a GPIO pin is measured via an internal A-to-D converter. If the voltage on the GPIO pin drops to below 400 mV, the source current is increased. If the voltage on the GPIO pin exceeds 2.4 V, the source current is decreased. When a 47 k $\Omega$  NTC resistor with a Beta of 4108 is used, the temperature is accurately measured with a better than < 5 °C accuracy within a range of 0 °C to > 120 °C.

#### 8.9.3 NTC + OTP

With this function enabled, an OTP function is added to the NTC function. The OTP function is integrated in hardware. The OTP level is set in MTP.

When the NTC (+ OTP) function is enabled for a GPIO pin, but this GPIO pin is not used in the application, it must be connected to ground via a fixed 47 k $\Omega$  resistor. Do not leave the unused pin floating or connect it to ground.

#### **8.9.4** Supply

When the supply functionality is chosen for the GPIO pin in MTP, the output of the GPIO can be used to supply, e.g., an EEPROM. The following modes can be chosen via MTP:

- The supply signal is high continuously
- Dynamic switching of the I<sup>2</sup>C slave supply on the GPIO pin.
   When the master activates I<sup>2</sup>C communication, the supply is turned on first. After a delay, the I<sup>2</sup>C communications start. When I<sup>2</sup>C communications stops for 1 s, the supply is turned off.
- · The signal on the GPIO can have inverted behavior

#### 8.10 Communication

If a type-C receptacle is used, attach/detach detection and USB-PD communication is provided on the CC pins.

DP and DM provide the communication interface for QC2.0 and QC3.0.

If a type-A receptacle is used, attach/detach detection can be disabled (via MTP). The load switch is closed (when no protection is triggered).

#### 8.10.1 USB Type-C

The TEA19051BTK complies with the USB Type-C 1.3 specification (see Ref. 2) in the sense that the distinct pull-up current values support attach/detach and current capability advertising. The attach/detach detection is done in the hardware. So, if there is a detach, a return of  $V_{bus}$  to vSafe5V is always ensured. The hardware implementation of the return of  $V_{bus}$  to vSafe5V eliminates the risk of software implementations where  $V_{bus}$  may stay at an unsafe level if the program execution stalls.

To support currents higher than 3 A, use a captive cable. V<sub>conn</sub> is not supported.

#### 8.10.2 USB-PD

The TEA19051BTK supports the USB-PD, release 3.0 specification (see Ref. 4) as far as it is required for a DFP.

The TEA19051BTK supports the programmable power supply (PPS) part of the USB-PD 3.0 specification.

The TEA19051BTK can be programmed such that it only complies with the USB-PD 2.0 specification. With these MTP settings, power-brick USB-PD-2.0 testing can be done and USB-PD 2.0 qualification is possible.

Maximum seven different power data objects (PDO) can be defined in the non-volatile memory (MTP). Released types have a predefined set of PDOs programmed (see <u>Table 4</u>). For each PDO, current limit type (OCP/CC) and cable compensation on/ off can be set. However, any other voltage or current within the range can be defined in a PDO.

Four of the seven PDOs can be set as programmable power supply (PPS) instead of a Fixed Power Supply via MTP.

The TEA19051BTK supports the QC4+ VDMs.

To make USB-PD certification possible, QC2.0 and QC3.0 must be disabled. Disabling QC2.0 and QC3.0 can be done in MTP or by not connecting the TEA19051BTK DP and DM pins. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

#### 8.10.3 Discover identification

The TEA19051BTK supports the discover identification protocol in USB-PD. It is possible to program VID, PID, and BCD values in MTP. These values can be requested via VDM messages.

The maximum power, which is used to determine the power profile, can be set in MTP.

#### 8.10.4 Battery charging

The standard battery charging protocol is supported according to the BC1.2 specification (see Ref. 1).

#### 8.10.5 Quick charge

The Qualcomm<sup>®</sup> QuickCharge<sup>™</sup> QC2.0, QC3.0, and QC4+ protocols are fully supported (see Ref. 5, Ref. 6, and Ref. 7). The required fixed and PPS PDOs can be configured in MTP. The fixed PDO settings that are used for QC2.0 can be set via MTP.

When QC 3.0 is used, the voltage can be set via this protocol from 3.6 V to 12 V in steps of 200 mV. The maximum voltage can be limited if wanted via MTP settings.

## 8.10.6 MTP configuration

The TEA19051BTK is configurable via MTP. The different types are defined in <u>Section 15</u>. <u>Table 4</u> gives an overview of the programmability with their minimum/ maximum values.

Table 4. MTP configuration options

| Function                                                     | Options                                               | minimum<br>level | maximum<br>level                  | step size              |
|--------------------------------------------------------------|-------------------------------------------------------|------------------|-----------------------------------|------------------------|
| default output voltage                                       | -                                                     | 3 V              | 10 V                              | 50 mV                  |
| default maximum output current                               | -                                                     | 0.3 A            | 5 A                               | 20 mA                  |
| GPIO1                                                        | disable; NTC;<br>NTC with OTP <sup>[1]</sup> ; Supply | -                | -                                 | -                      |
| GPIO1 protection level                                       | -                                                     | 62 °C            | 111 °C                            | variable but<br>< 5 °C |
| GPIO2                                                        | disable; NTC;<br>NTC with OTP <sup>[1]</sup> ; Supply | -                | -                                 | -                      |
| GPIO2 protection level                                       | -                                                     | 62 °C            | 111 °C                            | variable but<br>< 5 °C |
| OTP internal                                                 | -                                                     | 27 °C            | 135 °C                            | 4.3 °C                 |
| external sense resistor(R <sub>sns</sub> )                   | -                                                     | 2 mΩ             | 22 mΩ                             | 0.02 mΩ                |
| external resistor divider VCC/<br>VSNS (=DIV) <sup>[2]</sup> | 8.325; 2.5; 5.476; 8.828                              | -                | -                                 | -                      |
| cable compensation <sup>[3]</sup>                            | -                                                     | 0 mV/A           | R <sub>sns</sub> * DIV * 8<br>V/A | variable               |
| CC mode or OCP mode                                          | OCP-mode/CC-mode                                      | -                | -                                 | -                      |
| PDO1                                                         | 5 V<br>3 A                                            | -                | -                                 | -                      |
| PDO2; PDO3; PDO4; PDO5;<br>PDO6; PDO7                        | -<br>-                                                | 3 V<br>0.3 A     | 20 V<br>10 A                      | 0.05 V<br>0.01 A       |
| OVP level (PDO) <sup>[4]</sup>                               | 120 %; 125 %; 130 %                                   | -                | -                                 | -                      |
| UVP level (PDO) <sup>[4]</sup>                               | off; 60 %; 70 %; 80 %                                 | -                | -                                 | -                      |
| UVP level (APDO) <sup>[4]</sup>                              | off; 70 %; 80 %; 90 %                                 | -                | -                                 | -                      |
| PDO QC enable <sup>[4]</sup>                                 | TRUE/FALSE                                            | -                | -                                 | -                      |
| PDO PPS enable <sup>[5]</sup>                                | TRUE/FALSE                                            | -                | -                                 | -                      |
| QC3.0 cable compensation enable                              | TRUE/FALSE                                            | -                | -                                 | -                      |
| QC3.0 maximum power                                          | -                                                     | 0 W              | 102.3 W                           | 0.1 W                  |
| USB3.0 enable                                                | TRUE/FALSE                                            | -                | -                                 | -                      |
| power limit PPS                                              | TRUE/FALSE                                            | -                | -                                 | -                      |
| minimum voltage APDO                                         | -                                                     | 3.3 V            | 20 V                              | -                      |

The NTC readout and OTP levels are defined with an NTC of 47  $k\Omega$  and a B-constant of 4108.

<sup>[2]</sup> Maximum output voltage for 5.476 is 13 V. Maximum output voltage for 2.5 V is 6 V.

<sup>[3]</sup> Cable compensation above 200 mV/A is not recommended.

<sup>[4]</sup> Can be selected for each PDO individually.

<sup>[5]</sup> Maximum 4 PDOs can be an APDO.

### 8.11 Protections

Table 5 gives an overview of the available protections. All protections except the OGP operate in safe restart mode. All protections except UVP are implemented in hardware. When a fault condition occurs, the load switch is immediately opened. When the fault condition is removed, the load switch is closed again. The VCC is set to default and the minimum delay defined in MTP is passed.

#### 8.11.1 Protections overview

Table 5. Overview of protections

| Protection             | Description                             | Implementation | Default filter |
|------------------------|-----------------------------------------|----------------|----------------|
| UVLO                   | undervoltage lockout                    | hardware       | -              |
| OVP                    | overvoltage protection                  | hardware       | 30 µs          |
| OCP                    | overcurrent protection                  | hardware       | 20 ms          |
| OTP (internal)         | overtemperature protection              | hardware       | -              |
| 2 times OTP (external) | overtemperature protection              | hardware       | -              |
| OGP                    | open-ground protection                  | hardware       | -              |
| UVP                    | undervoltage protection                 | software       | -              |
| OSUP                   | open-supply (VCC) protection            | hardware       | -              |
| OV_DP_DM               | overvoltage protection DP and DM pins   | hardware       | 127 µs         |
| OV_CC1_CC2             | overvoltage protection CC1 and CC2 pins | hardware       | 127 µs         |

#### 8.11.2 Secondary side safe restart protection

When a safe restart protection is triggered, the load switch is immediately turned off. The voltage loop is kept on and is regulated to the initial value (5 V typical). As the load switch is immediately turned off before the regulation reduces the output power, the VCC voltage may increase. To ensure that the VCC voltage has dropped to a safe value, before the load switch is turned on again,  $V_{CC}$  is discharged via an internal current source of 20 mA if it exceeds the level of 1.05 ×  $V_{default}$ .

When the protection is triggered, the safe restart timer is started. After 1 s (default value), a restart sequence is performed, which reinitializes all circuits. Optionally, most protections can be changed to latched protections in MTP.

#### 8.11.3 Undervoltage lockout (UVLO)

The level at which the UVLO protection is triggered is fixed. When  $V_{CC}$  drops to below the UVLO level, the load switch is immediately turned off. All settings are reset to their initial values. Internal circuitries are disabled.

### 8.11.4 Overvoltage protection (OVP)

The OVP level is set as a percentage of the requested output voltage level. The OVP level is set to default 125 % (V < 9 V) or 120 % (V  $\geq$  9 V) of the programmed output voltage. When V<sub>CC</sub> continuously exceeds this level for longer than the minimum OVP time (default 30  $\mu$ s), the OVP protection is triggered.

### 8.11.5 Overcurrent protection (OCP)

The default TEA19051BTK setting is CC mode. In CC mode, the current loop defines the maximum current. Instead, the OCP mode can be selected via MTP. The OCP level can be programmed individually for each PDO. OCP is only triggered if the OCP mode is set for the corresponding PDO and the output current is continuously higher than the programmed current level for more than the programmed OCP blanking time.

#### 8.11.6 Overtemperature protection (OTP)

#### 8.11.6.1 Internal OTP

When the internally measured temperature exceeds the programmed OTP setting, OTP is triggered, unless the protection is disabled in MTP. The temperature level can be defined in MTP. The default value is 113 °C.

Furthermore, the internal temperature sensor can be used to measure the temperature. The measured temperature can be sent via USB-PD.

#### 8.11.6.2 **External OTP**

When the mode "NTC+OTP" is selected for GPIO1 (cable connector temperature) or GPIO2 (adapter temperature) in the MTP and the externally measured temperature exceeds the programmed OTP setting, OTP is triggered. The temperature level can be defined in MTP. The default value is 90 °C (see Section 15 and Table 4).

#### 8.11.7 Open-ground protection (OGP)

An open-ground event is detected by monitoring the difference in voltage between the GND and SGND pins. When the difference is greater than the specified maximum voltage difference. OGP is triggered, unless the protection is disabled.

This feature protects the application from supplying high currents to the load when the ground pins of the sense resistor are not properly connected.

#### 8.11.8 Open-supply protection (OSUP)

When the IC is not supplied via the VCC pin any more, the voltage on the OPTO pin is used to open the external load switch. Opening the external load switch prevents that the load is damaged if the VCC pin is disconnected.

#### 8.11.9 Undervoltage protection (UVP)

The UVP level is set to 60 % PDO level. The reaction to a triggering of UVP is programmed in the firmware. The protection is a safe restart protection by default. The level can never be lower than the UVLO level. The level can be adjusted via MTP.

TEA19051BTK

## 8.11.10 Output short protection (OSP)

At a shorted output, the VCC voltage drops to below the UVLO level. The load switch is turned off. After the programmed safe restart time, the output is enabled again. To meet the average input power requirement at a shorted output, a proper safe restart time must be chosen. When the VCC voltage exceeds the UVLO level, the primary controller initially limits the maximum output power.

Because the safe restart time is set to 1 s, the dissipation is limited to < 50 mW. This limitation prevents that the application heats up when the output is shorted.

### 8.11.11 OVP DP and DM pins (OV\_DP\_DM)

The overvoltage protection of the DP and DM pins can be enabled in MTP. However, it is switched off by default.

OV\_DP\_DM is a safe restart protection. When the DP or DM pin is shorted to  $V_{bus}$ , this protection is triggered. The trigger level of the OV\_DP\_DM is at 4.5 V. To prevent unwanted triggering, it has a 127  $\mu$ s (default) blanking time.

#### 8.11.12 OVP CC1 and CC2 pins (OV\_CC1\_CC2)

The overvoltage protection of the CC1 and CC2 pins can be enabled in MTP. However, it is switched off by default.

OV\_CC1\_CC2 is a safe restart protection. When the CC1 or CC2 pin is shorted to  $V_{bus}$ , this protection is triggered. The trigger level of the OV\_CC1\_CC2 is at 4.5 V. To prevent unwanted triggering, it has a 127  $\mu$ s (default) blanking time.

#### 8.11.13 Soft short protection CC pins (SHORT CC1 CC2)

The CC pins are protected with a soft-short protection that measures the impedance of the CC lines. When the measured impedance is not according to the USB-PD specification, the load switch is opened.

# 9 Limiting values

Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol             | Parameter                       | Conditions                 | Min   | Max                 | Unit |
|--------------------|---------------------------------|----------------------------|-------|---------------------|------|
| Voltages           |                                 |                            |       |                     |      |
| V <sub>VCC</sub>   | voltage on pin VCC              |                            | -0.5  | +26                 | V    |
| V <sub>OPTO</sub>  | voltage on pin OPTO             |                            | -0.5  | +26                 | V    |
| V <sub>CC1</sub>   | voltage on pin CC1              |                            | -0.5  | +26                 | V    |
| V <sub>CC2</sub>   | voltage on pin CC2              |                            | -0.5  | +26                 | V    |
| $V_{DP}$           | voltage on pin DP               |                            | -0.5  | +6                  | V    |
| $V_{DM}$           | voltage on pin DM               |                            | -0.5  | +6                  | V    |
| V <sub>SW</sub>    | voltage on pin SW               |                            | -0.5  | V <sub>CC</sub> + 9 | V    |
| V <sub>DISCH</sub> | voltage on pin DISCH            |                            | -0.5  | +26                 | V    |
| V <sub>VSNS</sub>  | voltage on pin VSNS             |                            | -0.5  | +3.6                | V    |
| V <sub>ISNS</sub>  | voltage on pin ISNS             |                            | -0.5  | +3.6                | V    |
| V <sub>GPIO1</sub> | voltage on pin GPIO1            |                            | -0.5  | +3.6                | V    |
| V <sub>GPIO2</sub> | voltage on pin GPIO2            |                            | -0.5  | +3.6                | V    |
| $V_{SDA}$          | voltage on pin SDA              |                            | -0.5  | +3.6                | V    |
| V <sub>SCL</sub>   | voltage on pin SCL              |                            | -0.5  | +3.6                | V    |
| General            |                                 |                            | '     |                     |      |
| T <sub>stg</sub>   | storage temperature             |                            | -65   | +150                | °C   |
| Tj                 | junction temperature            |                            | -40   | +150                | °C   |
| Electrosa          | tic discharge (ESD)             |                            | '     | '                   |      |
| $V_{ESD}$          | electrostatic discharge voltage | human body model<br>(HBM)  | -2000 | +2000               | V    |
|                    |                                 | charged device model (CDM) | -500  | +500                | V    |
|                    |                                 | machine model (MM)         | -200  | +200                | V    |

# 10 Recommended operating conditions

Table 7. Recommended operating conditions

| Symbol             | Parameter            | Conditions | Min | Max                 | Unit |
|--------------------|----------------------|------------|-----|---------------------|------|
| Voltages           | '                    | '          |     | 1                   |      |
| V <sub>VCC</sub>   | voltage on pin VCC   |            | 0   | 21                  | V    |
| V <sub>OPTO</sub>  | voltage on pin OPTO  |            | 0   | 21                  | V    |
| V <sub>CC1</sub>   | voltage on pin CC1   |            | 0   | 5                   | V    |
| V <sub>CC2</sub>   | voltage on pin CC2   |            | 0   | 5                   | V    |
| $V_{DP}$           | voltage on pin DP    |            | 0   | 5                   | V    |
| $V_{DM}$           | voltage on pin DM    |            | 0   | 5                   | V    |
| $V_{SW}$           | voltage on pin SW    |            | 0   | V <sub>CC</sub> + 6 | V    |
| V <sub>DISCH</sub> | voltage on pin DISCH |            | 0   | 21                  | V    |
| V <sub>VSNS</sub>  | voltage on pin VSNS  |            | 0   | 2.5                 | V    |
| V <sub>ISNS</sub>  | voltage on pin ISNS  |            | 0   | 3.3                 | V    |
| V <sub>GPIO1</sub> | voltage on pin GPIO1 |            | 0   | 3.3                 | V    |
| V <sub>GPIO2</sub> | voltage on pin GPIO2 |            | 0   | 3.3                 | V    |
| $V_{SDA}$          | voltage on pin SDA   |            | 0   | 3.3                 | V    |
| V <sub>SCL</sub>   | voltage on pin SCL   |            | 0   | 3.3                 | V    |
| General            |                      |            |     |                     |      |
| T <sub>j</sub>     | junction temperature |            | -20 | +105                | °C   |

# 11 Thermal characteristics

**Table 8. Thermal characteristics** 

| Symbol               | Parameter                                   | Conditions       | Тур | Unit |
|----------------------|---------------------------------------------|------------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | JEDEC test board | 60  | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    | JEDEC test board | 30  | K/W  |

# 12 Characteristics

### **Table 9. Characteristics**

 $T_{amb}$  = 25 °C;  $V_{CC}$  = 5.0 V; all voltages are measured with respect to GND; currents are positive when flowing into the IC; unless otherwise specified.

| Symbol               | Parameter                      | Conditions                                                                          | Min        | Тур                            | Max  | Unit |  |  |
|----------------------|--------------------------------|-------------------------------------------------------------------------------------|------------|--------------------------------|------|------|--|--|
| Supply (VC           | CC pin)                        |                                                                                     |            |                                |      |      |  |  |
| $V_{th(UVLO)}$       | undervoltage lockout threshold | falling                                                                             | -          | 2.85                           | 2.9  | V    |  |  |
| I <sub>CC</sub>      | supply current                 | unattached; V <sub>CC</sub> = 5 V                                                   | -          | 1.8                            | -    | mA   |  |  |
|                      |                                | nominal; V <sub>CC</sub> = 5 V                                                      | -          | 3                              | -    | mA   |  |  |
| I <sub>CC(dch)</sub> | discharge supply current       | extra discharge current;<br>V <sub>CC</sub> = 1.05 × V <sub>o(default)</sub>        | -          | 20                             | -    | mA   |  |  |
|                      |                                | discharge current of VCC during safe restart protection; depends on load conditions | _          | 20                             | -    | mA   |  |  |
| V <sub>os</sub>      | overshoot voltage              | protection level voltage                                                            | -          | 1.05 × V <sub>o(default)</sub> | -    | V    |  |  |
| CC1/CC2 s            | ection (CC1 and CC2 pins)      |                                                                                     |            |                                |      |      |  |  |
| Type C               |                                |                                                                                     |            |                                |      |      |  |  |
| I <sub>pu</sub>      | pull-up current                | current source for DFP pull-up indication                                           |            |                                |      |      |  |  |
|                      |                                | default current                                                                     | -96        | -80                            | -64  | μΑ   |  |  |
|                      |                                | 1.5 A mode                                                                          | -194       | -180                           | -166 | μΑ   |  |  |
|                      |                                | 3 A mode                                                                            | -356       | -330                           | -304 | μΑ   |  |  |
| $V_{IH}$             | HIGH-level input               | with standard 5.1 kΩ pull-down resistance                                           |            |                                |      |      |  |  |
|                      | voltage                        | default current                                                                     | 1.5        | 1.6                            | 1.7  | V    |  |  |
|                      |                                | 1.5 A mode                                                                          | 1.5        | 1.6                            | 1.7  | V    |  |  |
|                      |                                | 3 A mode                                                                            | 2.45       | 2.60                           | 2.75 | V    |  |  |
| $V_{IL}$             | LOW-level input voltage        | with standard 5.1 kΩ pull-do                                                        | wn resista | nce                            |      |      |  |  |
|                      |                                | default current                                                                     | 0.15       | 0.2                            | 0.25 | V    |  |  |
|                      |                                | 1.5 A mode                                                                          | 0.35       | 0.40                           | 0.45 | V    |  |  |
|                      |                                | 3 A mode                                                                            | 0.75       | 0.80                           | 0.85 | V    |  |  |
| V <sub>ovp</sub>     | overvoltage protection voltage | CC1 and CC2 pins                                                                    | -          | 4.5                            | -    | V    |  |  |
| USB-PD no            | rmative specification          |                                                                                     |            |                                |      | ,    |  |  |
| f <sub>bit</sub>     | bit rate                       | BMC bit rate                                                                        | 270        | 300                            | 330  | Kbps |  |  |
|                      |                                |                                                                                     |            |                                |      |      |  |  |

| Symbol                 | Parameter                      | Conditions                                                                | Min   | Тур   | Max   | Unit |  |  |
|------------------------|--------------------------------|---------------------------------------------------------------------------|-------|-------|-------|------|--|--|
| USB-PD tr              | ansmitter normative specific   | ation                                                                     |       |       |       |      |  |  |
| t <sub>fall</sub>      | fall time                      | 10 % and 90<br>% amplitude<br>points; minimum is<br>underloaded condition | 300   | -     | 650   | ns   |  |  |
| rise                   | rise time                      | 10 % and 90<br>% amplitude<br>points; minimum is<br>underloaded condition | 300   | -     | 650   | ns   |  |  |
| V <sub>o</sub>         | output voltage                 | signal voltage swing                                                      | 1.05  | 1.125 | 1.2   | V    |  |  |
| Z <sub>o</sub>         | output impedance               | transmitter                                                               | -     | 45    | -     | Ω    |  |  |
| USB-PD re              | ceiver normative specificati   | on                                                                        |       |       |       |      |  |  |
| C <sub>in</sub>        | input capacitance              | receiver                                                                  | -     | 250   | -     | pF   |  |  |
| t <sub>fltr(lim)</sub> | time constant limiting filter  | receiver bandwidth                                                        | 100   | -     | -     | ns   |  |  |
| z <sub>i</sub>         | input impedance                | receiver                                                                  | 10    | -     | -     | ΜΩ   |  |  |
| Vi                     | input voltage                  | receiver comparator                                                       |       |       |       |      |  |  |
|                        |                                | low level                                                                 | -     | 0.55  | -     | V    |  |  |
|                        |                                | high level                                                                | -     | 0.8   | -     | V    |  |  |
|                        |                                | hysteresis                                                                | -     | 250   | -     | mV   |  |  |
| DP and DI              | /l pins                        |                                                                           |       |       |       |      |  |  |
| $V_{ovp}$              | overvoltage protection voltage | DM and DP pins                                                            | -     | 4.5   | -     | V    |  |  |
| Qualcomm               | ® QuickCharge™ QC2.0 an        | d QC3.0                                                                   |       |       |       |      |  |  |
| R <sub>sw</sub>        | switch resistance              | when DP and DM pins are shorted                                           | -     | -     | 20    | Ω    |  |  |
| Vi                     | input voltage                  | DM and DP comparator p                                                    | ins   |       | ,     |      |  |  |
|                        |                                | high level                                                                | 1.8   | 2.0   | 2.2   | V    |  |  |
|                        |                                | low level                                                                 | 0.250 | 0.325 | 0.400 | V    |  |  |
| R <sub>pd</sub>        | pull-down resistance           | pin DP                                                                    | 300   | 900   | 1500  | kΩ   |  |  |
|                        |                                | pin DM                                                                    | 14.25 | 19.53 | 24.80 | kΩ   |  |  |
| d                      | delay time                     | attach debounce time (BC1.2)                                              | 1     | -     | 1.5   | S    |  |  |
|                        |                                | DM low debounce<br>time after BC1.2 is<br>completed                       | 1     | -     | -     | ms   |  |  |
|                        |                                | signal detection debounce time                                            | 20    | 40    | 60    | ms   |  |  |

| Symbol                | Parameter              | Conditions                                                            | Min                         | Тур    | Max    | Unit  |  |  |
|-----------------------|------------------------|-----------------------------------------------------------------------|-----------------------------|--------|--------|-------|--|--|
| Voltage co            | ntrol (VSNS pin)       |                                                                       |                             |        |        |       |  |  |
| $V_{ref}$             | reference voltage      | input voltage range on<br>the VSNS pin to control<br>the voltage loop | 0.3                         | -      | 2.4    | V     |  |  |
| $V_{ m acc}$          | voltage accuracy       | voltage loop accuracy;<br>V <sub>CC</sub> = 5 V                       | -2                          | -      | +2     | %     |  |  |
|                       |                        | measurement voltage accuracy                                          | -2                          | -      | +2     | %     |  |  |
| 9 <sub>m</sub>        | transconductance       | VCC in; OPTO out                                                      | 4                           | -      | -      | mA/mV |  |  |
| G <sub>max</sub>      | maximum gain           | cable compensation                                                    | -                           | 8      | -      | mV/mV |  |  |
| Current co            | ntrol (ISNS pin)       |                                                                       |                             |        |        |       |  |  |
| ref                   | reference current      | parameter can be programmed in MTP 10 bits                            | 0                           | -      | 40     | mV    |  |  |
| $I_{out}$             | output current         | current loop accuracy; R <sub>ser</sub>                               | $_{\rm nse}$ = 5 m $\Omega$ |        |        | _     |  |  |
|                       |                        | 0.5 A < I <sub>out</sub> < 5 A                                        | -100                        | -      | +100   | mA    |  |  |
|                       |                        | I <sub>out</sub> > 5 A                                                | -2                          | -      | +2     | %     |  |  |
|                       |                        | measurement current accuracy; $R_{sense}$ = 5 m $\Omega$              |                             |        |        |       |  |  |
|                       |                        | $0.5 \text{ A} < I_{\text{out}} < 5 \text{ A}$                        | <sup>1]</sup> –100          | -      | +100   | mA    |  |  |
|                       |                        | I <sub>out</sub> > 5 A                                                | -3                          | -      | +3     | %     |  |  |
| 9 <sub>m</sub>        | transconductance       | gain current;<br>amplifier = 50                                       | 200                         | -      |        | mA/mV |  |  |
|                       |                        | gain current;<br>amplifier = 25                                       | 100                         | -      | -      | mA/mV |  |  |
| GPIO1 and             | GPIO2 pins             |                                                                       |                             |        |        |       |  |  |
| I <sub>O(GPIOX)</sub> | output current on pin  | GPIO function = NTC (+OT                                              | P)                          |        |        |       |  |  |
|                       | GPIOX                  | low temperatures<br>(see <u>Figure 6</u> )                            | -15.75                      | -15.00 | -14.25 | μA    |  |  |
|                       |                        | medium<br>temperatures<br>(see <u>Figure 6</u> )                      | -63                         | -60    | -57    | μΑ    |  |  |
|                       |                        | high temperatures (see Figure 6)                                      | -252                        | -240   | -228   | μA    |  |  |
| T <sub>acc</sub>      | temperature accuracy   | 47 kΩ NTC<br>(Beta = 4108)                                            | -5                          | -      | +5     | °C    |  |  |
| T <sub>res</sub>      | temperature resolution | temperature<br>measurement                                            | -1                          | -      | +1     | °C    |  |  |
| V <sub>I</sub>        | input voltage          | high level                                                            | 1.5                         | -      | -      | V     |  |  |
|                       |                        | low level                                                             | -                           | -      | 0.9    | V     |  |  |
| V <sub>O</sub>        | output voltage         | GPIO function = supply                                                | 1                           |        | l      |       |  |  |
|                       |                        | high level; no load                                                   | 2.7                         | 3.0    | 3.3    | V     |  |  |
|                       |                        | low level; no load                                                    | _                           |        | 0.3    | V     |  |  |

TEA19051BTK

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2019. All rights reserved.

| Symbol                | Parameter                                | Conditions                                | Min  | Тур  | Max  | Unit |  |
|-----------------------|------------------------------------------|-------------------------------------------|------|------|------|------|--|
| lo                    | output current                           | GPIO function = supply                    |      |      |      |      |  |
|                       |                                          | source; V <sub>O</sub> = 2.3 V            | -    | -    | -1   | mA   |  |
|                       |                                          | sink; V <sub>O</sub> = 0.4 V              | 1    | -    | -    | mA   |  |
| SDA and S             | CL pins                                  |                                           |      |      |      |      |  |
| V <sub>I</sub>        | input voltage                            | high level                                | 2.1  | -    | -    | V    |  |
|                       |                                          | low level                                 | -    | -    | 0.9  | V    |  |
| lo                    | output current                           | $V_{o(SCL/SDA)} = 0.6 V$                  | 6    | -    | -    | mA   |  |
| $V_{pu}$              | pull-up voltage                          |                                           | -    | 3    | -    | V    |  |
| R <sub>pu</sub>       | pull-up resistance                       | for SDA and SCL                           | -    | 1    | -    | kΩ   |  |
| Protection            | s                                        |                                           |      |      |      |      |  |
| $V_{ovp}$             | overvoltage protection voltage           | with control loop in voltage control mode | 3    | -    | 25   | V    |  |
| V <sub>ovp(acc)</sub> | overvoltage protection voltage accuracy  | VCC pin; V <sub>ovp</sub> = 6 V           | -3   | -    | +3   | %    |  |
| V <sub>ocp</sub>      | overcurrent protection voltage           |                                           | 6    | -    | 40   | mV   |  |
| V <sub>ocp(acc)</sub> | overcurrent protection voltage accuracy  |                                           | -3   | -    | +3   | %    |  |
| $V_{uvp}$             | undervoltage protection voltage          |                                           | 3    | -    | 21   | V    |  |
| V <sub>uvp(acc)</sub> | undervoltage protection voltage accuracy |                                           | -3   | -    | +3   | %    |  |
| I <sub>CC(dch)</sub>  | discharge supply current                 | during safe restart protection            | -    | 20   | -    | mA   |  |
| SW driver             |                                          |                                           |      |      | ,    |      |  |
| R <sub>O</sub>        | output resistance                        | switch-on                                 | -    | 80   | -    | kΩ   |  |
|                       |                                          | switch-off                                | -    | 600  | -    | Ω    |  |
| DISCH par             | t (DISCH pin)                            |                                           |      |      | -    |      |  |
| R <sub>dch</sub>      | discharge resistance                     |                                           | -    | 3    | -    | Ω    |  |
| V <sub>det(rst)</sub> | reset detection voltage                  | hard reset                                | 0.65 | 0.70 | 0.75 | V    |  |
| t <sub>act</sub>      | active time                              | maximum on-time during attached state     | -    | 100  | -    | ms   |  |
| OPTO pin              | ·                                        | 1                                         | 1    |      | l    |      |  |
| I <sub>O(min)</sub>   | minimum output current                   |                                           | -    | 30   | -    | μA   |  |
| I <sub>O(max)</sub>   | maximum output current                   |                                           | 3.75 | 5    | 6.25 | mA   |  |
| Internal os           | cillator                                 | <u> </u>                                  | 1    |      |      |      |  |
| f <sub>osc</sub>      | internal oscillator frequency            |                                           | -    | 10   | -    | MHz  |  |

| Symbol                          | Parameter                                | Conditions                                                   | Min | Тур | Max | Unit |
|---------------------------------|------------------------------------------|--------------------------------------------------------------|-----|-----|-----|------|
| Internal temperature protection |                                          |                                                              |     |     |     |      |
| T <sub>otp(acc)</sub>           | overtemperature protection trip accuracy | temperature<br>regarding the trip level<br>programmed in MTP | -10 | -   | +10 | °C   |

<sup>[1]</sup> The current sense pin can be used up to 40 mV. The result is a current range that depends on the programmed  $R_{\text{sense}}$  resistor. (e.g. with 10 m $\Omega$ , the value can be up to 4 A).

# 13 Application information



#### 13.1 Resistor divider

The resistor divider (R3 / (R2 + R3) connected from the VCC pin to the VSNS pin must reduce the output voltage to < 2.5 V for the maximum output voltage. See Section 8.2 for more information about the divider ratios. To minimize the voltage drop at the connector, the resistor divider must be connected as close as possible to the load switch.

It is important that the external resistive divider exactly matches the internal value (MTP), because internal measurements depend on it. In the resistive divider, use resistors with a 1 % or better accuracy.

#### 13.2 Sense resistor

The accuracy of the sense resistor R1 is very important. Any deviation from the value in MTP gives an offset in the current measurement. Because the sense resistor is very low-ohmic, the layout of the connections in the PCB can give major deviations from its initial value.

To overcome these deviations, several options are available:

- Change the sense resistor value such that the complete value is matching the typical MTP value (5 m $\Omega$  or 10 m $\Omega$ ).
- Trim the value with a resistor divider so that the (R7 / (R5 + R7)) × (R1 + R<sub>PCB</sub>) matches the MTP default value. R<sub>PCB</sub> is the resistance of copper wires and the resistance change of the sense resistor due to its soldering profile.

To maximize accuracy and temperature stability, keep  $R_{pcb}$  as low as possible. The sense resistor must have a temperature coefficient that is as low as possible. To prevent magnetic coupling, keep the length and the area of the connections between the sense resistor and the SGND and ISNS pins as small as possible.

Connect the exposed die pad to the GND pin. Ensure that high currents flowing through the plane below the IC is prevented.

# 13.3 Voltage loop

In the application diagram, an integrator network is connected between the VSNS pin and the optocoupler. The recommended values of these components are:

- R2 = 160 k $\Omega$  to 180 k $\Omega$
- R4 = 1  $k\Omega$
- C1 = 10 nF; for the integral part

To prevent magnetic coupling to these parts, which results in pollution in output voltage, the length and the area of the connection must be kept as small as possible.

### 13.4 Current loop

For applications using the CC loop in the application, an integrator network is connected between the ISNS pin and the optocoupler. The recommended values for these components are:

- R5 = 330  $\Omega$  when R1 = 10 m $\Omega$ ; R5 = 160  $\Omega$  when R1 = 5 m $\Omega$ ; connected between sense resistor and the ISNS pin for the proportional part.
- R6 =  $5 k\Omega$
- C2 = 100 nF; for the integral part

To prevent magnetic coupling to these parts, which results in pollution in output currents, the length and the area of the connection must be kept as small as possible.

Resistor R6 and capacitor C2 can be removed in applications that use OCP mode.

# 14 Package outline



# 15 Appendix: Internal parameter settings per type

In this section, the internal parameter settings per type are given.

### 15.1 TEA19051BAATK

Table 10 gives an overview of the function settings in the TEA19051BAATK.

Table 10. Internal parameter settings

| Function                                      | TEA19051BAATK                 |
|-----------------------------------------------|-------------------------------|
| power rating                                  | 27 W                          |
| supported standards                           | USB-PD3 <sup>[1]</sup> ; QC4+ |
| default output voltage                        | 5 V                           |
| default maximum output current                | 3 A                           |
| GPIO1 function                                | NTC with OTP                  |
| GPIO1 protection level                        | 90 °C                         |
| GPIO2 function                                | NTC with OTP                  |
| GPIO2 protection level                        | 90 °C                         |
| chip OTP trigger level                        | 113 °C                        |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                         |
| external resistor divider VCC/VSNS (= DIV)    | 5.476                         |
| cable compensation                            | 117 mV/A                      |
| CC mode or OCP                                | CC mode                       |
| OCP level/CC mode margin                      | 5 %                           |
| PDO1                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 5 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 125 %                         |
| UVP level                                     | off                           |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |
| PDO2                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 9 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 120 %                         |
| UVP level                                     | 60 %                          |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |

| Function                  | TEA19051BAATK |
|---------------------------|---------------|
| PDO3                      |               |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| current                   | 2.25 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      | 1             |
| PPS enable                | TRUE          |
| maximum voltage           | 5.9 V         |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | FALSE         |
| OVP level                 | 125 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |
| PDO5                      |               |
| PPS enable                | TRUE          |
| maximum voltage           | 11 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | TRUE          |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

## 15.2 TEA19051BABTK

Table 11 gives an overview of the function settings in the TEA19051BABTK.

Table 11. Internal parameter settings

| Function                                      | TEA19051BABTK                            |
|-----------------------------------------------|------------------------------------------|
| power rating                                  | 45 W                                     |
| supported standards                           | USB-PD3 <sup>[1]</sup> ;<br>QC2.0; QC3.0 |
| default output voltage                        | 5 V                                      |
| default maximum output current                | 3 A                                      |
| GPIO1 function                                | NTC with OTP                             |
| GPIO1 protection level                        | 90 °C                                    |
| GPIO2 function                                | NTC with OTP                             |
| GPIO2 protection level                        | 90 °C                                    |
| chip OTP trigger level                        | 113 °C                                   |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                                    |
| external resistor divider VCC/VSNS (= DIV)    | 8.325                                    |
| cable compensation                            | 100 mV/A                                 |
| CC mode or OCP                                | OCP                                      |
| OCP level/CC mode margin                      | 5 %                                      |
| PDO1                                          |                                          |
| PPS enable                                    | FALSE                                    |
| voltage                                       | 5 V                                      |
| current                                       | 3 A                                      |
| OVP level                                     | 125 %                                    |
| UVP level                                     | off                                      |
| QC enable                                     | TRUE                                     |
| cable compensation enable                     | TRUE                                     |
| PDO2                                          |                                          |
| PPS enable                                    | FALSE                                    |
| voltage                                       | 9 V                                      |
| current                                       | 3 A                                      |
| OVP level                                     | 120 %                                    |
| UVP level                                     | 60 %                                     |
| QC enable                                     | TRUE                                     |
| cable compensation enable                     | TRUE                                     |

| Function                  | TEA19051BABTK |
|---------------------------|---------------|
| PDO3                      |               |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| current                   | 3 A           |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      |               |
| PPS enable                | FALSE         |
| voltage                   | 15 V          |
| current                   | 3 A           |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO5                      |               |
| PPS enable                | FALSE         |
| voltage                   | 20 V          |
| current                   | 2.25 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

## 15.3 TEA19051BACTK

Table 12 gives an overview of the function settings in the TEA19051BACTK.

Table 12. Internal parameter settings

| Function                                      | TEA19051BACTK                            |  |
|-----------------------------------------------|------------------------------------------|--|
| power rating                                  | 65 W                                     |  |
| supported standards                           | USB-PD3 <sup>[1]</sup> ;<br>QC2.0; QC3.0 |  |
| default output voltage                        | 5 V                                      |  |
| default maximum output current                | 3 A                                      |  |
| GPIO1 function                                | NTC with OTP                             |  |
| GPIO1 protection level                        | 90 °C                                    |  |
| GPIO2 function                                | NTC with OTP                             |  |
| GPIO2 protection level                        | 90 °C                                    |  |
| chip OTP trigger level                        | 113 °C                                   |  |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                                    |  |
| external resistor divider VCC/VSNS (= DIV)    | 8.325                                    |  |
| cable compensation                            | 100 mV/A                                 |  |
| CC mode or OCP                                | OCP                                      |  |
| OCP level/CC mode margin                      | 5 %                                      |  |
| PDO1                                          |                                          |  |
| PPS enable                                    | FALSE                                    |  |
| voltage                                       | 5 V                                      |  |
| current                                       | 3 A                                      |  |
| OVP level                                     | 125 %                                    |  |
| UVP level                                     | off                                      |  |
| QC enable                                     | TRUE                                     |  |
| cable compensation enable                     | TRUE                                     |  |
| PDO2                                          |                                          |  |
| PPS enable                                    | FALSE                                    |  |
| voltage                                       | 9 V                                      |  |
| current                                       | 3 A                                      |  |
| OVP level                                     | 120 %                                    |  |
| UVP level                                     | 60 %                                     |  |
| QC enable                                     | TRUE                                     |  |
| cable compensation enable                     | TRUE                                     |  |

| Function                  | TEA19051BACTK |
|---------------------------|---------------|
| PDO3                      |               |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| current                   | 3 A           |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      |               |
| PPS enable                | FALSE         |
| voltage                   | 15 V          |
| current                   | 3 A           |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO5                      |               |
| PPS enable                | FALSE         |
| voltage                   | 20 V          |
| current                   | 3.25 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

### 15.4 TEA19051BAFTK

Table 13 gives an overview of the function settings in the TEA19051BAFTK.

Table 13. Internal parameter settings

| Function                                      | TEA19051BAFTK                 |
|-----------------------------------------------|-------------------------------|
| power rating                                  | 18 W                          |
| supported standards                           | USB-PD3 <sup>[1]</sup> ; QC4+ |
| default output voltage                        | 5.10 V                        |
| default maximum output current                | 3 A                           |
| GPIO1 function                                | NTC with OTP                  |
| GPIO1 protection level                        | 90 °C                         |
| GPIO2 function                                | disabled                      |
| GPIO2 protection level                        | -                             |
| chip OTP trigger level                        | 113 °C                        |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                         |
| external resistor divider VCC/VSNS (= DIV)    | 5.476                         |
| cable compensation                            | 88 mV/A                       |
| CC mode or OCP                                | CC mode                       |
| OCP level/CC mode margin                      | 5 %                           |
| PDO1                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 5.10 V                        |
| current                                       | 3 A                           |
| OVP level                                     | 125 %                         |
| UVP level                                     | OFF                           |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |
| PDO2                                          | ·                             |
| PPS enable                                    | FALSE                         |
| voltage                                       | 9 V                           |
| current                                       | 2 A                           |
| OVP level                                     | 120 %                         |
| UVP level                                     | 60 %                          |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |

| Function                  | TEA19051BAFTK |
|---------------------------|---------------|
| PDO3                      |               |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| current                   | 1.50 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      |               |
| PPS enable                | TRUE          |
| maximum voltage           | 5.90 V        |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | FALSE         |
| OVP level                 | 125 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |
| PDO5                      | ,             |
| PPS enable                | TRUE          |
| maximum voltage           | 11 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 2 A           |
| power limit enabled       | TRUE          |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

### 15.5 TEA19051BAGTK

Table 14 gives an overview of the function settings in the TEA19051BAGTK.

Table 14. Internal parameter settings

| Function                                      | TEA19051BAGTK                 |
|-----------------------------------------------|-------------------------------|
| power rating                                  | 27 W                          |
| supported standards                           | USB-PD3 <sup>[1]</sup> ; QC4+ |
| default output voltage                        | 5 V                           |
| default maximum current                       | 3 A                           |
| GPIO1 function                                | NTC with OTP                  |
| GPIO1 protection level                        | 90 °C                         |
| GPIO2 function                                | disabled                      |
| GPIO2 protection level                        | -                             |
| chip OTP trigger level                        | 113 °C                        |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                         |
| external resistor divider VCC/VSNS (= DIV)    | 8.325                         |
| cable compensation                            | 111 mV/A                      |
| CC mode or OCP                                | CC mode                       |
| OCP level/CC mode margin                      | 5 %                           |
| PDO1                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 5 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 125 %                         |
| UVP level                                     | OFF                           |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |
| PDO2                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 9 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 120 %                         |
| UVP level                                     | 60 %                          |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |

| Function                  | TEA19051BAGTK |
|---------------------------|---------------|
| PDO3                      |               |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| current                   | 2.25 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      |               |
| PPS enable                | FALSE         |
| voltage                   | 15 V          |
| current                   | 1.80 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO5                      | <u>'</u>      |
| PPS enable                | FALSE         |
| voltage                   | 20 V          |
| current                   | 1.35 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO6                      |               |
| PPS enable                | TRUE          |
| maximum voltage           | 11 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | TRUE          |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

### 15.6 TEA19051BAHTK

<u>Table 15</u> gives an overview of the function settings in the TEA19051BAHTK.

Table 15. Internal parameter settings

| Function                                      | TEA19051BAHTK           |
|-----------------------------------------------|-------------------------|
| power rating                                  | 30 W                    |
| supported standards                           | QC2; QC3 <sup>[1]</sup> |
| default output voltage                        | 5 V                     |
| default maximum current                       | 3 A                     |
| GPIO1 function                                | NTC with OTP            |
| GPIO1 protection level                        | 90 °C                   |
| GPIO2 function                                | disabled                |
| GPIO2 protection level                        | -                       |
| chip OTP trigger level                        | 113 °C                  |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                   |
| external resistor divider VCC/VSNS (= DIV)    | 5.476                   |
| cable compensation                            | 117 mV/A                |
| CC mode or OCP                                | CC mode                 |
| OCP level/CC mode margin                      | 5 %                     |
| PDO1                                          |                         |
| PPS enable                                    | FALSE                   |
| voltage                                       | 5 V                     |
| current                                       | 3 A                     |
| OVP level                                     | 125 %                   |
| UVP level                                     | OFF                     |
| QC enable                                     | TRUE                    |
| cable compensation enable                     | TRUE                    |
| PDO2                                          |                         |
| PPS enable                                    | FALSE                   |
| voltage                                       | 6 V                     |
| current                                       | 3 A                     |
| OVP level                                     | 125 %                   |
| UVP level                                     | 60 %                    |
| QC enable                                     | FALSE                   |
| cable compensation enable                     | TRUE                    |

| Function                  | TEA19051BAHTK |
|---------------------------|---------------|
| PDO3                      |               |
| PPS enable                | FALSE         |
| voltage                   | 9 V           |
| current                   | 3 A           |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      | ,             |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| maximum current           | 2.5 A         |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO5                      | '             |
| PPS enable                | TRUE          |
| maximum voltage           | 5.9 V         |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | FALSE         |
| OVP level                 | 125 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |
| PDO6                      |               |
| PPS enable                | TRUE          |
| maximum voltage           | 11 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | TRUE          |
| OVP level                 | 125 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

<sup>[1]</sup> The TEA19051BAH is USB-PD3/QC4 compliant, but USB-PD3/QC4 certification is not possible.

### 15.7 TEA19051BAKTK

Table 16 gives an overview of the function settings in the TEA19051BAKTK.

Table 16. Internal parameter settings

| Function                                      | TEA19051BAKTK                 |
|-----------------------------------------------|-------------------------------|
| power rating                                  | 30 W                          |
| supported standards                           | USB-PD3 <sup>[1]</sup> ; QC4+ |
| default output voltage                        | 5 V                           |
| default maximum current                       | 3 A                           |
| GPIO1 function                                | NTC with OTP                  |
| GPIO1 protection level                        | 90 °C                         |
| GPIO2 function                                | disabled                      |
| GPIO2 protection level                        | -                             |
| chip OTP trigger level                        | 113 °C                        |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                         |
| external resistor divider VCC/VSNS (= DIV)    | 8.325                         |
| cable compensation                            | 111 mV/A                      |
| CC mode or OCP                                | CC mode                       |
| OCP level/CC mode margin                      | 5 %                           |
| PDO1                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 5 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 125 %                         |
| UVP level                                     | OFF                           |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |
| PDO2                                          | ·                             |
| PPS enable                                    | FALSE                         |
| voltage                                       | 9 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 120 %                         |
| UVP level                                     | 60 %                          |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |

| Function                  | TEA19051BAKTK |
|---------------------------|---------------|
| PDO3                      | ·             |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| current                   | 2.50 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      |               |
| PPS enable                | FALSE         |
| voltage                   | 15 V          |
| current                   | 2.00 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO5                      |               |
| PPS enable                | FALSE         |
| voltage                   | 20 V          |
| current                   | 1.50 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO6                      |               |
| PPS enable                | TRUE          |
| maximum voltage           | 11 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | TRUE          |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

| Function                  | TEA19051BAKTK |
|---------------------------|---------------|
| PDO7                      |               |
| PPS enable                | TRUE          |
| maximum voltage           | 16 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 2 A           |
| power limit enabled       | TRUE          |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

### 15.8 TEA19051BAMTK

Table 17 gives an overview of the function settings in the TEA19051BAMTK.

Table 17. Internal parameter settings

| Function                                      | TEA19051BAMTK                 |
|-----------------------------------------------|-------------------------------|
| power rating                                  | 60 W                          |
| supported standards                           | USB-PD3 <sup>[1]</sup> ; QC4+ |
| default output voltage                        | 5 V                           |
| default maximum output current                | 3 A                           |
| GPIO1 function                                | NTC with OTP                  |
| GPIO1 protection level                        | 90 °C                         |
| GPIO2 function                                | NTC with OTP                  |
| GPIO2 protection level                        | 90 °C                         |
| chip OTP trigger level                        | 131 °C                        |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                         |
| external resistor divider VCC/VSNS (= DIV)    | 8.828                         |
| cable compensation                            | 118 mV/A                      |
| CC mode or OCP                                | CC mode                       |
| OCP level/CC mode margin                      | 5 %                           |
| PDO1                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 5 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 125 %                         |
| UVP level                                     | OFF                           |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |
| PDO2                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 9 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 120 %                         |
| UVP level                                     | 60 %                          |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |

| Function                  | TEA19051BAMTK |
|---------------------------|---------------|
| PDO3                      | ·             |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| current                   | 3.00 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      | '             |
| PPS enable                | FALSE         |
| voltage                   | 15 V          |
| current                   | 3.00 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO5                      | <u>'</u>      |
| PPS enable                | FALSE         |
| voltage                   | 20 V          |
| current                   | 3.00 A        |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO6                      |               |
| PPS enable                | TRUE          |
| maximum voltage           | 16 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | FALSE         |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

| Function                  | TEA19051BAMTK |
|---------------------------|---------------|
| PDO7                      |               |
| PPS enable                | TRUE          |
| maximum voltage           | 21 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | TRUE          |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

### 15.9 TEA19051BAPTK

Table 18 gives an overview of the function settings in the TEA19051BAPTK.

Table 18. Internal parameter settings

| Function                                      | TEA19051BAPTK                 |
|-----------------------------------------------|-------------------------------|
| power rating                                  | 27 W                          |
| supported standards                           | USB-PD3 <sup>[1]</sup> ; QC4+ |
| default output voltage                        | 5 V                           |
| default maximum output current                | 3 A                           |
| GPIO1 function                                | NTC with OTP                  |
| GPIO1 protection level                        | 90 °C                         |
| GPIO2 function                                | disabled                      |
| GPIO2 protection level                        | -                             |
| chip OTP trigger level                        | 113 °C                        |
| external sense resistor (R <sub>sense</sub> ) | 10 mΩ                         |
| external resistor divider VCC/VSNS (= DIV)    | 8.325                         |
| cable compensation                            | 111 mV/A                      |
| CC mode or OCP                                | CC mode                       |
| OCP level/CC mode margin                      | 5 %                           |
| PDO1                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 5 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 125 %                         |
| UVP level                                     | OFF                           |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |
| PDO2                                          | ·                             |
| PPS enable                                    | FALSE                         |
| voltage                                       | 9 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 120 %                         |
| UVP level                                     | 60 %                          |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |

| TEA19051BAPTK |
|---------------|
|               |
| FALSE         |
| 12 V          |
| 2.25 A        |
| 120 %         |
| 60 %          |
| TRUE          |
| TRUE          |
|               |
| FALSE         |
| 15 V          |
| 1.80 A        |
| 120 %         |
| 60 %          |
| FALSE         |
| TRUE          |
|               |
| TRUE          |
| 5.90 V        |
| 3.30 V        |
| 3.00 A        |
| FALSE         |
| 125 %         |
| 90 %          |
| FALSE         |
| FALSE         |
|               |
| TRUE          |
| 11 V          |
| 3.3 V         |
| 3 A           |
| TRUE          |
| 120 %         |
| 90 %          |
|               |

| Function                  | TEA19051BAPTK |
|---------------------------|---------------|
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

### 15.10 TEA19051BARTK

<u>Table 19</u> gives an overview of the function settings in the TEA19051BARTK.

Table 19. Internal parameter settings

| Function                                      | TEA19051BARTK                 |
|-----------------------------------------------|-------------------------------|
| power rating                                  | 100 W                         |
| supported standards                           | USB-PD3 <sup>[1]</sup> ; QC4+ |
| default output voltage                        | 5 V                           |
| default maximum output current                | 3 A                           |
| GPIO1 function                                | NTC with OTP                  |
| GPIO1 protection level                        | 90 °C                         |
| GPIO2 function                                | NTC with OTP                  |
| GPIO2 protection level                        | 90 °C                         |
| chip OTP trigger level                        | 113 °C                        |
| external sense resistor (R <sub>sense</sub> ) | 5 mΩ                          |
| external resistor divider VCC/VSNS (= DIV)    | 8.828                         |
| cable compensation                            | 106 mV/A                      |
| CC mode or OCP                                | CC mode                       |
| OCP level/CC mode margin                      | 5 %                           |
| PDO1                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 5 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 125 %                         |
| UVP level                                     | OFF                           |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |
| PDO2                                          |                               |
| PPS enable                                    | FALSE                         |
| voltage                                       | 9 V                           |
| current                                       | 3 A                           |
| OVP level                                     | 120 %                         |
| UVP level                                     | 60 %                          |
| QC enable                                     | TRUE                          |
| cable compensation enable                     | TRUE                          |

| Function                  | TEA19051BARTK |
|---------------------------|---------------|
| PDO3                      |               |
| PPS enable                | FALSE         |
| voltage                   | 12 V          |
| current                   | 3 A           |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | TRUE          |
| cable compensation enable | TRUE          |
| PDO4                      |               |
| PPS enable                | FALSE         |
| voltage                   | 15 V          |
| current                   | 3 A           |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO5                      | '             |
| PPS enable                | FALSE         |
| voltage                   | 20 V          |
| current                   | 5 A           |
| OVP level                 | 120 %         |
| UVP level                 | 60 %          |
| QC enable                 | FALSE         |
| cable compensation enable | TRUE          |
| PDO6                      | ·             |
| PPS enable                | TRUE          |
| maximum voltage           | 16 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 3 A           |
| power limit enabled       | FALSE         |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

| Function                  | TEA19051BARTK |
|---------------------------|---------------|
| PDO 7                     |               |
| PPS enable                | TRUE          |
| maximum voltage           | 21 V          |
| minimum voltage           | 3.3 V         |
| maximum current           | 5 A           |
| power limit enabled       | TRUE          |
| OVP level                 | 120 %         |
| UVP level                 | 90 %          |
| QC enable                 | FALSE         |
| cable compensation enable | FALSE         |

<sup>[1]</sup> To make USB-PD3 certification possible, the DP and DM pins of the IC must not be connected. To pass BC1.2, the DP and DM pins of the connector must be connected to each other.

### 16 Abbreviations

Table 20. Abbreviations

| Table 20. Apprev |                                                     |
|------------------|-----------------------------------------------------|
| Acronym          | Description                                         |
| AC               | alternating current                                 |
| APDO             | augmented PDO                                       |
| BMC              | bi-phase mark coding                                |
| ВОМ              | bill of materials                                   |
| CC               | constant current                                    |
| CV               | constant voltage                                    |
| DC               | direct current                                      |
| DCM              | discontinuous conduction mode                       |
| DFP              | downstream facing port                              |
| DM               | data minus                                          |
| DP               | data plus                                           |
| EEPROM           | electrically erasable programmable read-only memory |
| MTP              | multi-time programmable                             |
| OCP              | overcurrent protection                              |
| OGP              | open-ground protection                              |
| OSP              | output short protection                             |
| OSUP             | output supply protection                            |
| OTP              | overtemperature protection                          |
| OVP              | overvoltage protection                              |
| PDO              | power data object                                   |
| PPS              | programmable power supply                           |
| QR               | quasi-resonant                                      |
| RAM              | random-access memory                                |
| ROM              | read-only memory                                    |
| RPDO             | regular PDO                                         |
| SCL              | serial clock line                                   |
| SDA              | serial data line                                    |
| SMPS             | switched-mode power supply                          |
| UFP              | upstream facing port                                |
| USB              | universal serial bus                                |
| UVLO             | undervoltage lockout                                |
| UVP              | undervoltage protection                             |
| VDM              | vendor defined messages                             |
|                  |                                                     |

### 17 References

| [1] Battery Charging Specification |  |
|------------------------------------|--|
|------------------------------------|--|

- [2] USB Type-C Cable and Connector Specification
- [3] USB Power Delivery Specification
- [4] USB Power Delivery Specification
- [5] Qualcomm<sup>®</sup> QuickCharge<sup>™</sup> 2.0 Interface Specification
- [6] Qualcomm® QuickCharge™ 3.0 Interface Specification
- [7] Qualcomm<sup>®</sup> QuickCharge<sup>™</sup> 4 Interface Specification

- Revision 1.2; including errata and ECNs through March 15, 2012; March 15, 2012
- Revision 1.3; and ECNs; July 14, 2017
- Revision 2.0, version 1.3; January 12, 2017
- Revision 3.0, version 1.1; ECNs as of June 12, 2017; June 12, 2017
- 80-NH008-1, revision AG; Qualcomm<sup>®</sup>, March 27, 2014
- 80-NH008-2, revision K; Qualcomm®, August 1, 2017
- 80-NH008-3, revision D; Qualcomm<sup>®</sup>, August 1, 2017

# 18 Revision history

#### Table 21. Revision history

| Table 21. Revision ins | otor y                                                                |                                                                                                           |               |                 |
|------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------|-----------------|
| Document ID            | Release date                                                          | Data sheet status                                                                                         | Change notice | Supersedes      |
| TEA19051BTK v.3        | 20190121                                                              | Product data sheet                                                                                        | -             | TEA19051BTK v.2 |
| Modifications:         | <ul><li><u>Section 5</u> "Mar</li><li><u>Section 15.9</u> "</li></ul> | ering information" has bee<br>king" has been updated.<br>FEA19051BAPTK" has bee<br>"TEA19051BARTK" has be | en added.     |                 |
| TEA19051BTK v.2        | 20180827                                                              | Product data sheet                                                                                        | -             | TEA19051BTK v.1 |
| TEA19051BTK v.1        | 20180206                                                              | Product data sheet                                                                                        | -             | -               |

# 19 Legal information

#### 19.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 19.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

 $\ensuremath{\mathbf{Applications}}$  — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

TEA19051BTK

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2019. All rights reserved.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use

of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — While NXP Semiconductors has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP Semiconductors accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**GreenChip** — is a trademark of NXP B.V.

### **Contents**

| 1        | General description                    | 1  |
|----------|----------------------------------------|----|
| 2        | Features and benefits                  |    |
| 2.1      | General                                |    |
| 2.2      | Protocol support                       |    |
| 2.3      | Protections                            |    |
| 3        | Applications                           |    |
| 4        | Ordering information                   |    |
| 5        | Marking                                |    |
| 6        | Block diagram                          |    |
| 7        | Pinning information                    |    |
| 7.1      | Pinning                                |    |
| 7.2      | Pin description                        |    |
| 8        | Functional description                 | 7  |
| 8.1      | Start-up and supply                    |    |
| 8.2      | Voltage loop                           |    |
| 8.3      | Current loop                           |    |
| 8.4      | Cable compensation                     |    |
| 8.5      | Load switch                            |    |
| 8.6      | Discharge function                     | 12 |
| 8.7      | Detach detection                       | 13 |
| 8.8      | Internal temperature measurement       |    |
| 8.9      | GPIO pins                              |    |
| 8.9.1    | Off                                    |    |
| 8.9.2    | NTC                                    |    |
| 8.9.3    | NTC + OTP                              |    |
| 8.9.4    | Supply                                 |    |
| 8.10     | Communication                          |    |
| 8.10.1   | USB Type-C                             |    |
| 8.10.2   | USB-PD                                 |    |
| 8.10.3   | Discover identification                | 16 |
| 8.10.4   | Battery charging                       |    |
| 8.10.5   | Quick charge                           |    |
| 8.10.6   | MTP configuration                      |    |
| 8.11     | Protections                            | 18 |
| 8.11.1   | Protections overview                   |    |
| 8.11.2   | Secondary side safe restart protection |    |
| 8.11.3   | Undervoltage lockout (UVLO)            |    |
| 8.11.4   | Overvoltage protection (OVP)           |    |
| 8.11.5   | Overcurrent protection (OCP)           |    |
| 8.11.6   | Overtemperature protection (OTP)       |    |
| 8.11.6.1 | Internal OTP                           |    |
| 8.11.6.2 |                                        |    |
| 8.11.7   | Open-ground protection (OGP)           |    |
| 8.11.8   | Open-supply protection (OSUP)          |    |
| 8.11.9   | Undervoltage protection (UVP)          |    |
| 8.11.10  | Output short protection (OSP)          |    |
| 8.11.11  | OVP DP and DM pins (OV DP DM)          |    |
| 8.11.12  | OVP CC1 and CC2 pins (OV_CC1_CC2)      |    |
| 8.11.13  | Soft short protection CC pins (SHORT_  |    |
|          | CC1_CC2)                               | 20 |
| 9        | Limiting values                        |    |
| 10       | Recommended operating conditions       |    |
| 11       | Thermal characteristics                |    |

| 12    | Characteristics                           | 23 |
|-------|-------------------------------------------|----|
| 13    | Application information                   | 28 |
| 13.1  | Resistor divider                          |    |
| 13.2  | Sense resistor                            | 29 |
| 13.3  | Voltage loop                              | 29 |
| 13.4  | Current loop                              |    |
| 14    | Package outline                           |    |
| 15    | Appendix: Internal parameter settings per |    |
|       | type                                      | 31 |
| 15.1  | TEA19051BAATK                             | 31 |
| 15.2  | TEA19051BABTK                             | 33 |
| 15.3  | TEA19051BACTK                             | 35 |
| 15.4  | TEA19051BAFTK                             | 37 |
| 15.5  | TEA19051BAGTK                             | 39 |
| 15.6  | TEA19051BAHTK                             | 41 |
| 15.7  | TEA19051BAKTK                             | 43 |
| 15.8  | TEA19051BAMTK                             | 46 |
| 15.9  | TEA19051BAPTK                             | 49 |
| 15.10 | TEA19051BARTK                             | 52 |
| 16    | Abbreviations                             | 55 |
| 17    | References                                | 56 |
| 18    | Revision history                          | 57 |
| 19    | Legal information                         |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.