### **Compact Flash Card** Specification Sheet June 30, 2009 #### Apacer Technology Inc. 4<sup>th</sup> Fl., 75 Xintai 5<sup>th</sup> Rd., Sec.1, Hsichih, Taipei Hsien 221, Taiwan Tel: +886-2-2698-2888 Fax: +886-2-2698-2889 www.apacer.com #### **FEATURES:** - Compliant with Compact Flash specification version 4.1 - PC card ATA and True IDE Interface - ATA command set compatible - Support Data Transfer up to PIO Mode-6 /Multi-Word DMA 4/ Ultra DMA 5 - RoHS Compliant - Capacity: - 4GB, 8GB, 16GB, 32GB - Performance - Max. performance up to 50MB/s for Read, 18MB/s for Write - Power Management Unit - Auto Stand-by and Sleep Mode. - Temperature Ranges - 0°C to +70°C for operating - -20 °C to 85 °C for storage - Support Voltage Read and Write Operation - 3.3 V - 5.0 V - Support wear leveling function - Support ECC function - BCH ECC (24bits/1024 byte data) - Physical Dimensions - 36.4mm x 42.8mm x 3.3mm ### **TABLE OF CONTENTS** | PRODUCT DESCRIPTION | 4 | |---------------------------------|----| | | | | 1.0 GENERAL DESCRIPTION | 5 | | 2.0 ELECTRICAL INTERFACE | 6 | | 2.1 Pin Assignment and Pin Type | 6 | | 2.2 Signal Description | 8 | | 3.0 ELECTRICAL SPECIFICATION | 15 | | 4.0 PHYSICAL DIMENSIONS | 16 | | REVISION HISTORY | 17 | #### PRODUCT DESCRIPTION Apacer Photo Steno Compact Flash Card is a high performance, removable flash memory data storage system. This product is well suited for solid-state mass storage portable applications offering new and expanded functionality while enabling smaller and lighter designs. Apacer Photo Steno technology is widely used in a variety of consumer products such as portable computers, digital cameras, handheld data collection scanners, Personal Digital Assistants (PDAs), handy terminals, audio players, monitoring devices and settop boxes. Also, it is special for high-end professional photographers who require the highest possible performance and the largest capacities for their SLR cameras. Photo Steno Compact Flash Card provides completes PCMCIA – ATA functionality and compatibility, besides, it supports Ultra DMA technology. This is achieved because the 50-pin CF card can be easily slipped into a passive 68-pin Type II adapter card that fully meets PCMCIA electrical and mechanical interface specifications. ### 1.0 GENERAL DESCRIPTION The Compact Flash Storage Card contains a single chip controller and flash memory module(s) in a matchbook-sized package with a 50-pin connector consisting of two rows of 25 female contacts each on 50 mil (1.27 mm) centers. CompactFlash Storage Card Block Diagram ### 2.0 ELECTRICAL INTERFACE ### 2.1 Pin Assignment and Pin Type The signal/pin assignments are listed in Table A Low active signals have a "-" prefix. Pin types are Input, Output or Input/ Output. **TABLE A: CARD PIN ASSIGNMENT** | PC Card Memory Mode | | PC Card I/ | O Mode | | True IDE Mode <sup>4</sup> | | | | | |---------------------|------------------|------------|---------|------------------------------|----------------------------|----|-------------------|-----|--| | Pin Num | Signal<br>Name | Pin Type | Pin Num | Pin Num Signal Name Pin Type | | | Pin Num Signal Pi | | | | 1 | GND | | 1 | GND | | 1 | GND | | | | 2 | D03 | I/O | 2 | D03 | I/O | 2 | D03 | I/O | | | 3 | D04 | I/O | 3 | D04 | I/O | 3 | D04 | I/O | | | 4 | D05 | I/O | 4 | D05 | I/O | 4 | D05 | I/O | | | 5 | D06 | I/O | 5 | D06 | I/O | 5 | D06 | I/O | | | 6 | D07 | I/O | 6 | D07 | I/O | 6 | D07 | I/O | | | 7 | -CE1 | I | 7 | -CE1 | Ι | 7 | -CS0 | I | | | 8 | A10 | I | 8 | A10 | I | 8 | A10 <sup>2</sup> | I | | | 9 | -OE | I | 9 | -OE | I | 9 | -ATA SEL | I | | | 10 | A09 | I | 10 | A09 | Ι | 10 | A09 <sup>2</sup> | Ι | | | 11 | A08 | I | 11 | A08 | Ι | 11 | A08 <sup>2</sup> | Ι | | | 12 | A07 | I | 12 | A07 | Ι | 12 | A07 <sup>2</sup> | I | | | 13 | VCC | | 13 | VCC | | 13 | VCC | | | | 14 | A06 | I | 14 | A06 | Ι | 14 | A06 <sup>2</sup> | Ι | | | 15 | A05 | I | 15 | A05 | Ι | 15 | A05 <sup>2</sup> | I | | | 16 | A04 | I | 16 | A04 | Ι | 16 | A04 <sup>2</sup> | I | | | 17 | A03 | I | 17 | A03 | Ι | 17 | A03 <sup>2</sup> | Ι | | | 18 | A02 | I | 18 | A02 | Ι | 18 | A02 | I | | | 19 | A01 | I | 19 | A01 | Ι | 19 | A01 | Ι | | | 20 | A00 | I | 20 | A00 | I | 20 | A00 | Ι | | | 21 | D00 | I/O | 21 | D00 | I/O | 21 | D00 | I/O | | | 22 | D01 | I/O | 22 | D01 | I/O | 22 | D01 | I/O | | | 23 | D02 | I/O | 23 | D02 | I/O | 23 | D02 | I/O | | | 24 | WP | 0 | 24 | -IOIS16 | 0 | 24 | -IOCS16 | 0 | | | 25 | -CD2 | 0 | 25 | -CD2 | 0 | 25 | -CD2 | 0 | | | 26 | -CD1 | 0 | 26 | -CD1 | 0 | 26 | -CD1 | 0 | | | 27 | D11 <sup>1</sup> | I/O | 27 | D11 <sup>1</sup> | I/O | 27 | D11 <sup>1</sup> | I/O | | | 28 | D121 | I/O | 28 | D12 <sup>1</sup> | I/O | 28 | D12 <sup>1</sup> | I/O | | | 29 | D13 <sup>1</sup> | I/O | 29 | D13 <sup>1</sup> | I/O | 29 | D13 <sup>1</sup> | I/O | |-----|--------------------|-----|-----|-------------------|--------|-----|-------------------|-----| | 30 | D141 | I/O | 30 | D14 <sup>1</sup> | I/O | 30 | D14 <sup>1</sup> | I/O | | 31 | D15 <sup>1</sup> | I/O | 31 | D15 <sup>1</sup> | I/O | 31 | D15 <sup>1</sup> | I/O | | 32 | -CE2 <sup>1</sup> | Ι | 32 | -CE2 <sup>1</sup> | Ι | 32 | -CS1 <sup>1</sup> | Ι | | 33 | -VS1 | 0 | 33 | -VS1 | 0 | 33 | -VS1 | 0 | | | -IORD | | | -IORD | | | -IORD | | | 34 | HSTROBE | Ι | 34 | HSTROBE | I | 34 | HSTROBE | Ι | | | -HDMARDY | | | -HDMARDY | | | -HDMARDY | | | 25 | -IOWR | т | 25 | -IOWR | т | 2.5 | -IOWR | т | | 35 | STOP | 1 | 35 | STOP | I<br>I | 35 | STOP | 1 | | 36 | -WE | I | 36 | -WE | I | 36 | -WE <sup>3</sup> | I | | 37 | READY | О | 37 | -IREQ | 0 | 37 | INTRQ | О | | 38 | VCC | | 38 | VCC | | 38 | VCC | | | 39 | -CSEL <sup>5</sup> | Ι | 39 | -CSEL⁵ | Ι | 39 | -CSEL | Ι | | 40 | -VS2 | 0 | 40 | -VS2 | О | 40 | -VS2 | О | | 41 | RESET | I | 41 | RESET | I | 41 | -RESET | Ι | | | -WAIT | | | -WAIT | | | IORDY | | | 42 | -DOMARDY | O | 42 | -DOMARDY | 0 | 42 | -DOMARDY | 0 | | | DSTROBE | | | DSTROBE | | | DSTROBE | | | 40 | -INPACK | 0 | 42 | -INPACK | 0 | 40 | DMADO | 0 | | 43 | -DMARQ | 0 | 43 | -DMARQ | 0 | 43 | DMARQ | Ο | | 4.4 | -REG | т | 1,, | -REG | т | 4.4 | DMAGIZ | т | | 44 | DMACK | 1 | 44 | DMACK | I | 44 | -DMACK | I | | 45 | BVD2 | 0 | 45 | -SPKR | 0 | 45 | -DASP | I/O | | 46 | BVD1 | 0 | 46 | -STSCHG | 0 | 46 | -PDIAG | I/O | | 47 | D081 | I/O | 47 | D08 <sup>1</sup> | I/O | 47 | D08 <sup>1</sup> | I/O | | 48 | D09 <sup>1</sup> | I/O | 48 | D09 <sup>1</sup> | I/O | 48 | D09 <sup>1</sup> | I/O | | 49 | D10 <sup>1</sup> | I/O | 49 | D10 <sup>1</sup> | I/O | 49 | D10 <sup>1</sup> | I/O | | 50 | GND | | 50 | GND | | 50 | GND | | | | | 1 | 1 | 1 | 1 | | 1 | · | ### 2.2 Signal Description | Signal Name | Type | Pin | Description | |------------------------------------|------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A10 – A0<br>(PC Card Memory mode) | ı | 8,10,11,12,<br>14,15,16,17<br>,18,19,20 | These address lines along with the -REG signal are used to select the following: The I/O port address registers within the Compact-Flash card, the memory mapped port address registers within the Compact Flash card, a byte in the card's information structure and its configuration control and status registers. | | A10 – A0<br>(PC Card I/O mode) | | | This signal is the same as the PC Card Memory Mode signal | | A10 – A0<br>(True IDE mode) | | 18,19,20 | In True IDE Mode only A[2:0] are used to select the one of eight (True IDE Mode) registers in the Task File, the remaining address lines should be grounded by the host. | | BVD1<br>(PC Card Memory mode) | I/O | 46 | This signal is asserted high, as BVD1 is not supported. | | -STSCHG<br>(PC Card I/O mode) | | | This signal is asserted low to alert the host to changes in the RDY/- BSY and Write Protect states, while the I/O interface is configured. Its use is controlled by the Card Config and Status Register | | -PDIAG<br>(True IDE mode) | | | In the True IDE Mode, this input/output is the Pass Diagnostic signal in the Master/Slave handshake protocol. | | BVD2<br>(PC Card Memory mode) | I/O | 45 | This signal is asserted high, as BVD2 is not supported. | | -SPKR<br>(PC Card I/O mode) | | | This line is the Binary Audio output from the card. If the Card does not support the Binary Audio function, this line should be held negated. | | -DASP<br>(True IDE mode) | | | In the True IDE Mode, this input/output is the Disk Active/Slave Present signal in the Master/Slave handshake protocol. | | -CD1,-CD2<br>(PC Card Memory mode) | 0 | 26,25 | These Card Detect pins are connected to ground on the Compact Flash Storage Card. They are used by the host to determine that the Compact Flash Storage Card is fully inserted into its socket. | | -CD1,-CD2<br>(PC Card I/O mode) | | | This signal is the same for all modes. | | -CD1,-CD2<br>(True IDE mode) | | | This signal is the same for all modes. | | Signal Name | Туре | Pin | Description | |---------------------------------------------------|------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -CE1,-CE2<br>(PC Card Memory mode)<br>Card Enable | Î | 7,32 | These input signals are used both to select the card and to indicate to the card whether a byte or a word operation is being performedCE2 always accesses the odd byte of the wordCE1 accesses the even byte or the Odd byte of the word depending on A0 and -CE2. A multiplexing scheme based on A0,-CE1, -CE2 allows 8 bit hosts to access all data on D0-D7. See Table 30, Table 33, Table 35, Table 39, Table 41 and Table 42. While (-) DMACK is asserted, -CE1 and -CE2 shall be held negated and the width of the transfers shall be 16 bits. | | -CE1,-CE2<br>(PC Card I/O mode)<br>Card Enable | | | This signal is the same as the PC Card Memory Mode signal. | | - CE1,- CE2<br>(True IDE mode) | | | In the True IDE Mode, -CS0 is the address range select for the task file registers while -CS1 is used to select the Alternate Status Register and the Device Control Register. While -DMACK is asserted, -CS0 and -CS1 shall be held negated and the width of the transfers shall be 16 bits. | | -CSEL<br>(PC Card Memory mode) | I | 39 | This signal is not used for this mode, but should be connected by the host to PC Card A25 or grounded by the host. | | -CSEL<br>(PC Card I/O mode) | | | This signal is not used for this mode, but should be connected by the host to PC Card A25 or grounded by the host. | | -CSEL<br>(True IDE mode) | | | This internally pulled up signal is used to configure this device as a Master or a Slave when configured in the True IDE Mode. When this pin is grounded, this device is configured as a Master. When the pin is open, this device is configured as a Slave | | D15 – D0<br>(PC Card Memory mode) | I/O | 31,30,29,<br>28,27,49,<br>48,47,6,5, | These lines carry the Data, Commands and Status information between the host and the controller. D00 is the LSB of the Even Byte of the Word. D08 is the LSB of the Odd Byte of the Word. | | D15 – D0<br>(PC Card I/O mode) | | 4,3,2,23<br>,22,21 | This signal is the same as the PC Card Memory Mode signal. | | D15 – D0<br>(True IDE mode) | | | In True IDE Mode, all Task File operations occur in Byte-Mode on the low order bus D00-D07 while all data transfers are 16 bit using D00- D15. | | GND<br>(PC Card Memory mode) | - | 1,50 | Ground. | | GND<br>(PC Card I/O mode)<br>GND | | | This signal is the same for all modes. This signal is the same for all modes. | | (True IDE mode) | | | | | Signal Name | Туре | Pin | Description | |--------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -INPACK<br>((PC Card Memory Mode<br>except Ultra DMA<br>Protocol Active) | 0 | 43 | This signal is not used in this mode. | | -INPACK (PC Card I/O Mode except Ultra DMA Protocol Active) Input Acknowledge | | | The Input Acknowledge signal is asserted by the Compact Flash Card when the card is selected and responding to an I/O read cycle at the address that is on the address bus. This signal is used by the host to control the enable of any input data buffers between the Compact Flash card and the CPU. Hosts that support a single socket per interface logic, such as for Advanced Timing Modes and Ultra DMA operation may ignore the –INPACK signal from the device and manage their input buffers based solely on Card Enable signals. | | -DMARQ (PC Card Memory Mode - Ultra DMA Protocol Active) -DMARQ (PC Card I/O Mode - Ultra DMA Protocol Active) DMARQ (True IDE Mode) | | | Card Enable signals. This signal is a DMA Request that is used for DMA data transfers between host and device. It shall be asserted by the device when it is ready to transfer data to or from the host. For Multiword DMA transfers, the direction of data transfer is controlled by -IORD and -IOWR. This signal is used in a handshake manner with (-) DMACK, i.e., the device shall wait until the host asserts (-) DMACK before negating (-) DMARQ, and re-asserting (-) DMARQ if there is more data to transfer. In PCMCIA I/O Mode, the -DMARQ shall be ignored by the host while the host is performing an I/O Read cycle to the device. The host shall not initiate an I/O Read cycle while -DMARQ is asserted by the device. In True IDE Mode, DMARQ shall not be driven when the device is not selected in the Drive-Head register. While a DMA operation is in progress, -CS0 (-CE1) and -CS1 (-CE2) shall be held negated and the width of the transfers shall be 16 bits. If there is no hardware support for True IDE DMA mode in the host, this output signal is not used and should not be connected at the host. In this case, the BIOS must report that DMA mode is not supported by the host so that device drivers will not attempt DMA mode operation. A host that does not support DMA mode and implements both PC Card and True IDE modes of operation need not alter the PC Card mode connections while in True IDE mode as long as this does not prevent proper operation in any mode. | | Signal Name | Type | Pin | Description | |-------------------------------------------------------------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -IORD<br>(PC Card Memory Mode<br>except Ultra DMA<br>Protocol Active) | I | 34 | This signal is not used in this mode. | | -IORD<br>(PC Card I/O Mode<br>except Ultra DMA<br>Protocol Active) | - | | This is an I/O Read strobe generated by the host. This signal gates I/ O data onto the bus from the Compact Flash Card when the card is configured to use the I/O interface. | | -IORD<br>(True IDE Mode – Except<br>Ultra DMA Protocol<br>Active) | | | In True IDE Mode, this signal has the same function as in PC Card I/ O Mode. | | -HDMARDY<br>(All Modes - Ultra DMA<br>Protocol DMA Read) | | | In all modes when Ultra DMA mode DMA Read is active, this signal is asserted by the host to indicate that the host is ready to receive Ultra DMA data-in bursts. The host may negate —HDMARDY to pause an Ultra DMA transfer. | | HSTROBE<br>(All Modes - Ultra DMA<br>Protocol DMA Write) | | | In all modes when Ultra DMA mode DMA Write is active, this signal is the data out strobe generated by the host. Both the rising and falling edge of HSTROBE cause data to be latched by the device. The host may stop generating HSTROBE edges to pause an Ultra DMA data-out burst. | | -IOWR<br>(PC Card Memory Mode<br>- Except Ultra DMA<br>Protocol Active) | I | 35 | This signal is not used in this mode. | | -IOWR<br>(PC Card I/O Mode –<br>Except Ultra DMA<br>Protocol Active) | | | The I/O Write strobe pulse is used to clock I/O data on the Card Data bus into the Compact Flash Storage Card controller registers when the Compact Flash Storage Card is configured to use the I/O interface. The clocking shall occur on the negative to positive edge of the signal (trailing edge). | | -IOWR<br>(True IDE Mode – Except<br>Ultra DMA Protocol<br>Active) | | | In True IDE Mode, while Ultra DMA mode protocol is not active, this signal has the same function as in PC Card I/O Mode. When Ultra DMA mode protocol is supported, this signal must be negated before entering Ultra DMA mode protocol. | | STOP<br>(All Modes – Ultra DMA<br>Protocol Active) | | | In All Modes, while Ultra DMA mode protocol is active, the assertion of this signal causes the termination of the Ultra DMA data burst. | | -OE<br>(PC Card Memory mode) | l | 9 | This is an Output Enable strobe generated by the host interface. It is used to read data from the Compact Flash Storage Card in Memory Mode and to read the CIS and configuration registers. | | -OE<br>(PC Card I/O mode) | | | In PC Card I/O Mode, this signal is used to read the CIS and configuration registers. | | -ATA SEL<br>(True IDE mode) | | | To enable True IDE Mode this input should be grounded by the host. | | | | | | | | | | | | | | | | | Signal Name | Туре | Pin | Description | |--------------------------------------------------------------------------------------------------------------------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RDY/-BSY (PC Card Memory mode) -IREQ (PC Card I/O mode) INTRQ | Ö | 37 | In Memory Mode, this signal is set high when the Compact Flash Storage Card is ready to accept a new data transfer operation and is held low when the card is busy. At power up and at Reset, the READY signal is held low (busy) until the Compact Flash Storage Card has completed its power up or reset function. No access of any type should be made to the Compact Flash Storage Card during this time. Note, however, that when a card is powered up and used with RESET continuously disconnected or asserted, the Reset function of the RESET pin is disabled. Consequently, the continuous assertion of RESET from the application of power shall not cause the READY signal to remain continuously in the busy state. I/O Operation - After the Compact Flash card has been configured for I/O operation, this signal is used as -Interrupt Request. This line is strobe low to generate a pulse mode interrupt or held low for a level mode interrupt. In True IDE Mode signal is the active high Interrupt Request | | -REG -REG -Except Ultra DMA -Protocol Active) -Attribute Memory Select -REG -REG -REG -REG -REG -REG -REG -RE | I | 44 | to the host. This signal is used during Memory Cycles to distinguish between Common Memory and Register (Attribute) Memory accesses. High for Common Memory, Low for Attribute Memory. In PC Card Memory Mode, when Ultra DMA Protocol is supported by the host and the host has enabled Ultra DMA protocol on the card the, host shall keep the -REG signal negated during the execution of any DMA Command by the device. The signal shall also be active (low) during I/O Cycles when the I/O address is on the Bus. In PC Card I/O Mode, when Ultra DMA Protocol is supported by the host and the host has enabled Ultra DMA protocol on the card the, host shall keep the -REG signal asserted during the execution of any DMA Command by the device. This is a DMA Acknowledge signal that is asserted by the | | (PC Card Memory Mode when Ultra DMA Protocol Active) DMACK (PC Card I/O Mode when Ultra DMA Protocol Active) -DMACK (True IDE Mode) | | | host in response to (-) DMARQ to initiate DMA transfers. In True IDE Mode, while DMA operations are not active, the card shall ignore the (-) DMACK signal, including a floating condition. If DMA operation is not supported by a True IDE Mode only host, this signal should be driven high or connected to VCC by the host. A host that does not support DMA mode and implements both PC Card and True-IDE modes of operation need not alter the PC Card mode connections while in True-IDE mode as long as this does not prevent proper operation all modes. | | Signal Name | Туре | Pin | Description | |------------------------------------------------------------------------------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET (PC Card Memory mode) RESET (PC Card I/O mode) RESET (True IDE mode) | Ī | 41 | The Compact Flash Storage Card is Reset when the RESET pin is high with the following important exception: The host may leave the RESET pin open or keep it continually high from the application of power without causing a continuous Reset of the card. Under either of these conditions, the card shall emerge from power-up having completed an initial Reset. The Compact Flash Storage Card s also Reset when the Soft Reset bit in the Card Configuration Option Register is set. This signal is the same as the PC Card Memory Mode signal. In the True IDE Mode this input pin is the active low hardware reset from the host. | | VCC<br>(PC Card Memory mode) | I- | 13,38 | +5.0V, +3.3V power. | | VCC<br>(PC Card I/O mode) | | | This signal is the same for all modes | | VCC<br>(True IDE mode) | | | This signal is the same for all modes | | -VS1<br>-VS2<br>(PC Card Memory mode) | 0 | 33<br>40 | Voltage Sense SignalsVS1 is grounded on the Card and sensed by the Host so that the Compact Flash Storage Card CIS can be read at 3.3 volts and -VS2 is reserved by PCMCIA for a secondary voltage and is not connected on the Card. This signal is the same for all modes. | | -VS2<br>(PC Card I/O mode) | | | | | -VS1<br>-VS2<br>(True IDE Mode) | | | This signal is the same for all modes. | | -WAIT<br>(PC Card Memory Mode<br>- Except Ultra DMA<br>Protocol Active) | 0 | 42 | The -WAIT signal is driven low by the Compact Flash Storage Card to signal the host to delay completion of a memory or I/O cycle that is in progress. | | -WAIT<br>(PC Card I/O Mode –<br>Except Ultra DMA<br>Protocol Active) | | | This signal is the same as the PC Card Memory Mode signal. | | IORDY<br>(True IDE Mode – Except<br>Ultra DMA Protocol<br>Active) | | | In True IDE Mode, except in Ultra DMA modes, this output signal may be used as IORDY. | | -DDMARDY<br>(All Modes – Ultra DMA<br>Write Protocol Active) | | | In all modes, when Ultra DMA mode DMA Write is active, this signal is asserted by the device during a data burst to indicate that the device is ready to receive Ultra DMA data out bursts. The device may negate -DDMARDY to pause an Ultra DMA transfer. | | DSTROBE (All Modes – Ultra DMA Read Protocol Active) | | | In all modes, when Ultra DMA mode DMA Read is active, this signal is the data in strobe generated by the device. Both the rising and falling edge of DSTROBE cause data to be latched by the host. The device may stop generating DSTROBE edges to pause an Ultra DMA data in burst. | | | | | | | Signal Name | Туре | Pin | Description | |----------------------------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -WE<br>(PC Card Memory mode) | I | 36 | This is a signal driven by the host and used for storing memory write data to the registers of the Compact Flash card when the card is configured in the memory interface mode. It is also used for writing the configuration registers. | | -WE<br>(PC Card I/O mode) | | | In PC Card I/O Mode, this signal is used for writing the configuration registers. | | -WE<br>(True IDE mode) | | | In True IDE Mode this input signal is not used and should be connected to VCC by the host | | | | | | | WP<br>(PC Card Memory Mode)<br>Write Protect | I | 24 | Memory Mode - The Compact Flash card does not have a write protect switch. This signal is held low after the completion of the reset initialization sequence. | | -IOCS16<br>(PC Card I/O mode) | | | I/O Operation - When the Compact Flash card is configured for I/O Operation Pin 24 is used for the -I/O Selected is 16 Bit Port (-IOCS16) function. A Low signal indicates that a 16 bit or Odd Byte only operation can be performed at the addressed port. | | -IOCS16<br>(True IDE mode) | | | In True IDE Mode this output signal is asserted low when this device is expecting a word data transfer cycle. | ### 3.0 ELECTRICAL SPECIFICATION #### **Absolute Maximum Conditions** | Parameter | Symbol | Conditions | |----------------------------------------------------|--------|-------------------------------| | Input Power | Vcc | -0.3V min. to 6.5V max. | | Voltage on any pin except Vcc with respect to GND. | V | -0.5V min. to Vcc + 0.5V max. | #### **Input Power** | Voltage | Maximum Average Current | Measurement Method | |------------|-------------------------|--------------------| | 3.3V ± 5% | 75 mA | 3.3V at 25 ℃ | | 5.0V ± 10% | 100 mA | 5.0V at 25°C | #### Compact Flash interface I/O at 5.0V | Parameter | Symbol | Min. | Max. | Unit | Remark | |---------------------------|--------|---------|------|------|---------------------| | Supply Voltage | VCC | 4.5 | 5.5 | V | | | High level output voltage | VOH | VCC-0.8 | | V | | | Low level output voltage | VOL | | 0.8 | V | | | High level input voltage | VIH | 4 | | V | Non-schmitt trigger | | | | 2.92 | | V | Schmitt trigge | | Low level input voltage | VIL | | 0.8 | V | Non-schmitt trigger | | | | | 1.70 | V | Schmitt trigge | #### Compact Flash interface I/O at 3.3V | Parameter | Symbol | Min. | Max. | Unit | Remark | |---------------------------|--------|---------|------|------|---------------------| | Supply Voltage | VCC | 2.97 | 3.63 | V | | | High level output voltage | VOH | VCC-0.8 | | V | | | Low level output voltage | VOL | | 0.8 | V | | | High level input voltage | VIH | 2.4 | | V | Non-schmitt trigger | | | | 2.05 | | V | Schmitt trigge | | Low level input voltage | VIL | | 0.6 | V | Non-schmitt trigger | | | | | 1.25 | V | Schmitt trigge | #### 4.0 PHYSICAL DIMENSIONS #### PHYSICAL MECHANICAL OUTLINE: | Length: | 36.40 +/- 0.15mm (1.433+/- 0.06 in.) | | | | | |------------------------|--------------------------------------|--|--|--|--| | Width: | 42.80 +/- 0.10mm (1.685+/- 0.04 in.) | | | | | | Thickness: | 0.0000 / 0.10000 / 0.100 / 0.04in ) | | | | | | (Including Label Area) | 3.3mm+/-0.10mm (0.130+/-0.04in.) | | | | | ### **REVISION HISTORY** | Revision | Date | History | Remark | |----------|------------|------------------|--------| | 1.0 | 06/30/2009 | Official release | |