## NXP Semiconductors Technical Data

# 0.7 A dual H-Bridge motor driver with 3.0V/5.0V compatible logic I/O

The 17529 is a monolithic dual H-Bridge power IC ideal for portable electronic applications containing bipolar step motors and/or brush DC-motors (e.g., cameras and disk drive head positioners).

The 17529 operates from 2.0 V to 6.8 V, with independent control of each H-Bridge via parallel MCU interface (3.0 V and 5.0 V compatible logic). The device features an on-board charge pump, as well as built-in shoot-through current protection and an undervoltage shutdown function.

The 17529 has four operating modes: forward, reverse, brake, and tri-stated (high-impedance). The 17529 has a low total  $R_{DS(on)}$  of 1.2  $\Omega$  (max at 25 °C). The 17529's low output resistance and high slew rate provides efficient drive for many types of micromotors.

#### Features

- Low total  $R_{DS(on)}$  0.7  $\Omega$  (typ), 1.2  $\Omega$  (max) at 25 °C
- Output current 0.7 A (DC), 1.4 A (peak)
- · Shoot-through current protection circuit
- 3.0 V/5.0 V CMOS-compatible inputs
- · PWM control input frequency up to 200 kHz
- Built-in charge pump circuit
- Low power consumption
- · Undervoltage detection and shutdown circuit

17529 DUAL H-BRIDGE DUAL H-BRIDGE VSUFFIX (PB-FREE) 98ASA10616D 20-PIN VMFP UTH EXPOSED PAD



Figure 1. 17529 simplified application diagram



## Orderable parts

## Table 1. Orderable part variations (1)

| Part number                  | Temperature (T <sub>A</sub> ) | Package                |
|------------------------------|-------------------------------|------------------------|
| MPC17529EV/EL <sup>(2)</sup> | -20 °C to 65 °C               | 20 VMFP                |
| MPC17529EJ                   | -20 0 10 05 0                 | 20 TSSOP (exposed pad) |

Notes

1. To order parts in tape & reel, add the R2 suffix to the part number.

2. Not recommended for new designs.

## Internal block diagram





17529

## **Pin connections**



#### Figure 3. 17529 pin connections

#### Table 2. Pin function description

| Pin | Pin name | Formal name                  | Definition                                                                  |
|-----|----------|------------------------------|-----------------------------------------------------------------------------|
| 1   | VDD      | Control Circuit Power Supply | Positive power source connection for control circuit.                       |
| 2   | IN1A     | Logic Input Control 1A       | Logic input control of OUT1A (refer to Table 6. Truth table, page 8).       |
| 3   | IN1B     | Logic Input Control 1B       | Logic input control of OUT1B (refer to Table 6. Truth table, page 8).       |
| 4   | OE       | Output Enable                | Logic output Enable control of H-Bridges (Low = True).                      |
| 5   | OUT2A    | H-Bridge Output 2A           | Output A of H-Bridge channel 2.                                             |
| 6   | PGND1    | Power Ground 1               | High-current power ground 1.                                                |
| 7   | OUT1A    | H-Bridge Output 1A           | Output A of H-Bridge channel 1.                                             |
| 8   | VM1      | Motor Drive Power Supply 1   | Positive power source connection for H-Bridge 1 (Motor Drive Power Supply). |
| 9   | CRES     | Pre-driver Power Supply      | Internal triple charge pump output as pre-driver power supply.              |
| 10  | C2H      | Charge Pump 2H               | Charge pump bucket capacitor 2 (positive pole).                             |
| 11  | C1H      | Charge Pump 1H               | Charge pump bucket capacitor 1 (positive pole).                             |
| 12  | C1L      | Charge Pump 1L               | Charge pump bucket capacitor 1 (negative pole).                             |
| 13  | C2L      | Charge Pump 2L               | Charge pump bucket capacitor 2 (negative pole).                             |
| 14  | OUT1B    | H-Bridge Output 1B           | Output B of H-Bridge channel 1.                                             |
| 15  | PGND2    | Power Ground 2               | High-current power ground 2.                                                |
| 16  | OUT2B    | H-Bridge Output 2B           | Output B of H-Bridge channel 2.                                             |
| 17  | VM2      | Motor Drive Power Supply 2   | Positive power source connection for H-Bridge 2 (Motor Drive Power Supply). |
| 18  | IN2B     | Logic Input Control 2B       | Logic input control of OUT2B (refer to Table 6. Truth table, page 8).       |
| 19  | IN2A     | Logic Input Control 2A       | Logic input control of OUT2A (refer to Table 6. Truth table, page 8).       |
| 20  | LGND     | Logic Ground                 | Low-current logic signal ground.                                            |
| -   | -        | -                            | Exposed pad on 20-Pin TSSOP                                                 |

## **Maximum ratings**

#### Table 3. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding the ratings may cause a malfunction or permanent damage to the device.

| Symbol                                 | Rating                                                             | Value                        | Unit | Notes      |
|----------------------------------------|--------------------------------------------------------------------|------------------------------|------|------------|
| V <sub>M</sub>                         | Motor Supply Voltage                                               | -0.5 to 8.0                  | V    |            |
| V <sub>CRES</sub>                      | Charge Pump Output Voltage                                         | -0.5 to 14                   | V    |            |
| V <sub>DD</sub>                        | Logic Supply Voltage                                               | -0.5 to 7.0                  | V    |            |
| V <sub>IN</sub>                        | Signal Input Voltage                                               | -0.5 to V <sub>DD</sub> +0.5 | V    |            |
| I <sub>O</sub><br>I <sub>OPK</sub>     | Driver Output Current <ul> <li>Continuous</li> <li>Peak</li> </ul> | 0.7<br>1.4                   | A    | (3)        |
| V <sub>ESD1</sub><br>V <sub>ESD2</sub> | ESD Voltage<br>• Human Body Model<br>• Machine Model               | ±1500<br>±200                | V    | (4)<br>(5) |
| ТJ                                     | Operating Junction Temperature                                     | -20 to 150                   | °C   |            |
| T <sub>A</sub>                         | Operating Ambient Temperature                                      | -20 to 65                    | °C   |            |
| T <sub>STG</sub>                       | Storage Temperature Range                                          | -65 to 150                   | °C   |            |
| $R_{\thetaJA}$                         | Thermal Resistance                                                 | 120                          | °C/W | (6)        |
| PD                                     | Power Dissipation                                                  | 1040                         | mW   | (7)        |
| T <sub>PPRT</sub>                      | Peak Package Reflow Temperature During Reflow                      | Note 9                       | °C   | (8), (9)   |

Notes

3. T<sub>A</sub> = 25 °C, 10 ms pulse at 200 ms interval.

4. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ).

5. ESD2 testing is performed in accordance with the Machine Model (C<sub>ZAP</sub> = 200 pF, R<sub>ZAP</sub> = 0 Ω).

6. Mounted on 37 x 50 Cu area (1.6 mm FR-4 PCB).

7. T<sub>A</sub> = 25 °C.

8. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause a malfunction or permanent damage to the device.

 NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www. NXP.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts (i.e. MC33xxxD enter 33xxx), and review parametrics.

## Static electrical characteristics

### Table 4. Static electrical characteristics

Characteristics noted under conditions  $T_A = 25 \degree C$ ,  $V_{DD} = V_M = 5.0 \lor$ , GND = 0 V, unless otherwise noted.

| Symbol                                 | Characteristic                                                                                                                   | Min. | Тур. | Max.       | Unit | Notes |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------------|------|-------|
| ower (VM1, VM                          | 2, VDD)                                                                                                                          |      |      |            | 1    |       |
| V <sub>M</sub>                         | Motor Supply Voltage                                                                                                             | 2.0  | 5.0  | 6.8        | V    |       |
| V <sub>DD</sub>                        | Logic Supply Voltage                                                                                                             | 2.7  | 5.0  | 5.6        | V    |       |
| I <sub>QM</sub>                        | Driver Quiescent Supply Current (No Signal Input)                                                                                | -    | -    | 1.0        | μA   |       |
| I <sub>QVDD</sub>                      | Logic Quiescent Supply Current (No Signal Input) (10)                                                                            | -    | -    | 1.0        | mA   |       |
| I <sub>DVDD</sub><br>I <sub>CRES</sub> | Operating Power Supply Current<br>• Logic Supply Current <sup>(11)</sup><br>• Charge Pump Circuit Supply Current <sup>(12)</sup> | -    |      | 3.0<br>0.7 | mA   |       |
| V <sub>DDDET</sub>                     | Low V <sub>DD</sub> Detection Voltage <sup>(13)</sup>                                                                            | 1.5  | 2.0  | 2.5        | V    |       |
| R <sub>DS(ON)</sub>                    | Driver Output ON Resistance <sup>(14)</sup>                                                                                      | -    | 0.7  | 1.2        | Ohms |       |
| ate drive (C1L-                        | -C1H, C2L–C2H, CRES)                                                                                                             |      |      |            | 1    |       |
| V <sub>CRES</sub>                      | Gate Drive Voltage                                                                                                               | 12   | 13   | 13.5       | V    |       |
| C <sub>CP</sub>                        | Recommended External Capacitance (C1L–C1H, C2L–C2H, C <sub>RES</sub> –<br>GND)                                                   | 0.01 | 0.1  | 1.0        | μF   |       |
|                                        |                                                                                                                                  | 0.01 | 0.1  | 1.0        | μF   |       |

| V <sub>IN</sub>                                                                                | Logic Input Voltage                                                                                                                                                                                | 0.0                                     | -                 | V <sub>DD</sub>                              | V                  |  |
|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------|----------------------------------------------|--------------------|--|
| V <sub>IH</sub><br>V <sub>IL</sub><br>I <sub>IH</sub><br>I <sub>IL</sub><br>I <sub>OILOE</sub> | Logic Inputs (2.7 V < V <sub>DD</sub> < 5.7 V)<br>• High-Level Input Voltage<br>• Low-Level Input Voltage<br>• High-Level Input Current<br>• Low-Level Input Current<br>• OE Pin Input Current Low | V <sub>DD</sub> x 0.7<br>-<br>-<br>-1.0 | -<br>-<br>-<br>50 | -<br>V <sub>DD</sub> ×0.3<br>1.0<br>-<br>100 | V<br>V<br>μΑ<br>μΑ |  |

Notes

10. I<sub>QVDD</sub> includes the current to pre-driver circuit.

11.  $I_{VDD}$  includes the current to pre-driver circuit at  $f_{IN}$  = 100 kHz.

12. At f<sub>IN</sub> = 20 kHz.

Detection voltage is defined as when the output becomes high-impedance after V<sub>DD</sub> drops below the detection threshold. When the gate voltage V<sub>CRES</sub> is applied from an external source, V<sub>CRES</sub> = 7.5 V.

14. Source + sink at  $I_0 = 0.7$  A.

## **Dynamic electrical characteristics**

#### Table 5. Dynamic electrical characteristics

Characteristics noted under conditions  $T_A$  = 25 °C,  $V_{DD}$  =  $V_M$  = 5.0 V, GND = 0 V, unless otherwise noted.

| Symbol                               | Characteristic                                              | Min.     | Тур.       | Max.                | Unit |      |
|--------------------------------------|-------------------------------------------------------------|----------|------------|---------------------|------|------|
| put (IN1A, IN1E                      | 3, OE, IN2A, IN2B)                                          |          | 1          |                     |      |      |
| f <sub>IN</sub>                      | Pulse Input Frequency                                       | -        | -          | 200                 | kHz  |      |
| t <sub>R</sub>                       | Input Pulse Rise Time                                       | -        | -          | 1.0 <sup>(16)</sup> | μs   | (15) |
| t <sub>F</sub>                       | Input Pulse Fall Time                                       | -        | -          | 1.0 <sup>(16)</sup> | μs   | (17) |
| utput (OUT1A,                        | OUT1B, OUT2A, OUT2B)                                        | <b>I</b> |            |                     |      |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay Time<br>• Turn-ON Time<br>• Turn-OFF Time |          | 0.1<br>0.1 | 0.5<br>0.5          | μs   | (18) |
| t <sub>VGON</sub>                    | Charge Pump Wake-Up Time                                    | -        | 1.0        | 3.0                 | ms   | (19) |
| t <sub>VDDDET</sub>                  | Low-Voltage Detection Time                                  | -        | -          | 10                  | ms   |      |

Notes

15. Time is defined between 10% and 90%.

16. That is, the input waveform slope must be steeper than this.

17. Time is defined between 90% and 10%.

18. Load of Output is 8.0  $\Omega$  resistance.

19.  $C_{CP} = 0.1 \,\mu F.$ 

#### **Timing diagrams**



Figure 4.  $t_{\text{PLH}},\,t_{\text{PHL}},\,\text{and}\,t_{\text{PZH}}$  timing



Figure 5. Low-voltage detection timing diagram

17529





#### Table 6. Truth table

|    | INPUT      |            | OUTPUT       |              |  |
|----|------------|------------|--------------|--------------|--|
| OE | IN1A, IN2A | IN1B, IN2B | OUT1A, OUT2A | OUT1B, OUT2B |  |
| L  | L          | L          | L            | L            |  |
| L  | н          | L          | н            | L            |  |
| L  | L          | Н          | L            | Н            |  |
| L  | Н          | Н          | Z            | Z            |  |
| Н  | Х          | Х          | Z            | Z            |  |

H = High. L = Low. Z = High-impedance.  $\underline{X}$  = Don't care.  $\overline{OE}$  Pin is pulled up to V<sub>DD</sub> with internal resistance.

## System/application information

#### Introduction

The 17529 is a monolithic dual H-Bridge ideal for portable electronic applications to control bipolar step motors and brush DC motors, such as those found in camera lens assemblies, camera shutters, optical disk drives, etc. The 17529 operates from 2.0 V to 6.8 V, providing dual H-bridge motor drivers with parallel 3.0 V or 5.0 V compatible I/O. The device features an on-board charge pump, as well as built-in shoot-through current protection and undervoltage shutdown.

The 17529 has four operating modes: forward, reverse, brake, and tri-stated (high-impedance). The MOSFETs comprising the output bridge have a total source + sink  $R_{DS(ON)} \le 1.2 \Omega$ . The 17529 can simultaneously drive two brush DC motors or, as shown in Figure 1, <u>17529 simplified application diagram</u> on page 1, one bipolar step motor. The drivers are designed to be PWM'ed at frequencies up to 200 kHz.

#### **Functional pin description**

#### Control circuit power supply (VDD)

The VDD pin carries the logic supply voltage and current into the logic sections of the IC. VDD has an undervoltage threshold. If the supply voltage drops below the undervoltage threshold, the output power stage switches to a tri-state condition. When the supply voltage returns to a level that is above the threshold, the power stage automatically resumes normal operation according to the established condition of the input pins.

#### logic input control (IN1A, IN1B, IN2A, and IN2B)

These logic input pins control each H-Bridge output. IN1A logic HIGH = OUT1A HIGH. However, if all inputs are taken HIGH, the outputs bridges are both tri-stated (refer to Table <u>6, Truth table</u>, page <u>8</u>).

#### Output enable (OE)

The  $\overline{OE}$  pin is a LOW = TRUE enable input. When  $\overline{OE}$  = HIGH, all H-Bridge outputs (OUT1A, OUT1B, OUT2A, and OUT2B) are tri-stated (high-impedance), regardless of logic input (IN1A, IN1B, IN2A, and IN2B) states.

#### H-Bridge output (OUT1A, OUT1B, OUT2A, and OUT2B)

These pins provide connection to the outputs of each of the internal H-Bridges (see Figure 2, 17529 simplified internal block diagram, page <u>3</u>).

#### Motor drive power supply (VM1 and VM2)

The VM pins carry the main supply voltage and current into the power sections of the IC. This supply then becomes controlled and/or modulated by the IC as it delivers the power to the loads attached between the output pins. All VM pins must be connected together on the printed circuit board.

#### Charge pump (C1L and C1H, C2L and C2H)

These two pairs of pins, the C1L and C1H and the C2L and C2H, connect to the external bucket capacitors required by the internal charge pump. The typical value for the bucket capacitors is 0.1 µF.

#### Pre-driver power supply (CRES)

The CRES pin is the output of the internal charge pump. Its output voltage is approximately three times the V<sub>DD</sub> voltage. The V<sub>CRES</sub> voltage is power supply for internal pre-driver circuit of H-Bridges.

#### **Power ground (PGND)**

Power ground pins. They must be tied together on the PCB.

#### Logic ground (LGND)

Logic ground pin.

## Applications

#### **Typical application**

<u>Figure 7</u> shows a typical application for the 17529. When applying the gate voltage to the CRES pin from an external source, be sure to connect it via a resistor equal to, or greater than,  $R_G = V_{CRES}/0.02 \Omega$ .

The internal charge pump of this device is generated from the VDD supply; therefore, care must be taken to provide sufficient gate-source voltage for the high side MOSFETs when  $V_M >> V_{DD}$  (e.g.,  $V_M = 5.0 \text{ V}$ ,  $V_{DD} = 3.0 \text{ V}$ ), in order to ensure full enhancement of the high-side MOSFET channels.



Figure 7. 17529 Typical application diagram

#### Conducted electromotive force (CEMF) snubbing techniques

Care must be taken to protect the IC from potentially damaging CEMF spikes induced when commutating currents in inductive loads. Typical practice is to provide snubbing of voltage transients by placing a capacitor or zener at the supply pin (VM) (see Figure 8).



Figure 8. CEMF snubbing techniques

#### **PCB** layout

When designing the printed circuit board (PCB), connect sufficient capacitance between power supply and ground pins to ensure proper filtering from transients. For all high-current paths, use wide copper traces and shortest possible distances.

## Package dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to www.nxp.com and perform a keyword search for the drawing's document number.

| Package     | Suffix | Package outline drawing number |
|-------------|--------|--------------------------------|
| 20-PIN VMFP | EV     | 98ASA10616D                    |
| 20-TSSOP    | EJ     | 98ASA00887D                    |







| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU | TLINE   | PRINT VERSION NOT  | TO SCALE |
|--------------------------------------------------|---------------|---------|--------------------|----------|
| TITLE:                                           | - 0           | DOCUMEN | NT NO: 98ASA10616D | REV: C   |
| EIAJ VMFP 20LD,<br>0 65 pitch                    |               | STANDAF | RD: NON-JEDEC      |          |
| 0.0011101                                        | 1             | SOT339- | -2 11              | MAR 2016 |





VIEW Y

SECTION R-R

| © NXP SEMICONDUCTORS N. V.<br>ALL RIGHTS RESERVED |                               |  |         | PRINT VERSION NOT  | TO SCALE   |
|---------------------------------------------------|-------------------------------|--|---------|--------------------|------------|
| TITLE:                                            |                               |  | DOCUMEN | NT NO: 98ASA10616D | REV: C     |
|                                                   | EIAJ VMFP 20LD,<br>0.65 pitch |  | STANDAF | RD: NON-JEDEC      |            |
|                                                   | 0.00.110                      |  | SOT339- | -2 1*              | I MAR 2016 |



NOTES:

- 1 DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994.
- 2 ALL DIMENSIONS ARE IN MILLIMETERS.
- DIMENSIONS DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0. 10 ANY SIDE. DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0. 15 PER SIDE.
- A DIMENSIONS ARE DETERMINED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS, AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- 5 TERMINAL NUMBER ARE SHOWN FOR REFERENCE ONLY.

|        | SEMICONDUCTORS N.V.<br>_ RIGHTS RESERVED | MECHANICAL OU | TLINE   | PRINT VERSION NOT  | TO SCALE   |
|--------|------------------------------------------|---------------|---------|--------------------|------------|
| TITLE: |                                          |               | DOCUMEN | NT NO: 98ASA10616D | REV: C     |
|        | EIAJ VMFP 20LD,<br>0 65 pitch            |               | STANDAF | RD: NON-JEDEC      |            |
|        | 0.0011101                                |               | SOT339- | -2 1               | 1 MAR 2016 |







| © NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OU              | TL I NE | PRINT VERSION NO   | T TO SCALE  |
|--------------------------------------------------|----------------------------|---------|--------------------|-------------|
| TITLE:                                           | TSSOP 6.5 X 4.4 X 0.95 PKG |         | NT ND: 98ASA00887D | RE∨: D      |
|                                                  |                            |         | RD: NON-JEDEC      |             |
| 0.00 + + + 011, 20                               |                            | SDT527- | -2 .               | 24 MAR 2016 |







0.25

| NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED                    | MECHANICAL OUTLINE |                     | PRINT VERSION NOT  | TO SCALE   |
|-------------------------------------------------------------------|--------------------|---------------------|--------------------|------------|
| TITLE:<br>TSSOP, 6.5 X 4.4 X 0.95 PKG,<br>0.65 PITCH. 20 TERMINAL |                    | DOCUMEN             | NT ND: 98ASA00887D | RE∨: D     |
|                                                                   |                    | STANDARD: NON-JEDEC |                    |            |
|                                                                   |                    | SDT527-             | -2 24              | 4 MAR 2016 |



LAND PATTERN

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL / SPECIFIC REQUIREMENTS.

| ſ | NXP SEMICONDUCTORS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OUTLINE |         | PRINT VERSION NO   | IT TO SCALE |
|---|------------------------------------------------|--------------------|---------|--------------------|-------------|
|   | TSSOP 6.5 X 4.4 X 0.95 PKG                     |                    |         | NT ND: 98ASA00887D | RE∨: D      |
|   |                                                |                    | STANDAR | RD: NON-JEDEC      |             |
|   | 0.00 + 11011, 20                               |                    | SDT527- | -2 .               | 24 MAR 2016 |



NOTES:

1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M-1994.

2. DIMENSIONS ARE IN MILLIMETERS.

 $\sqrt{3}$  dimension does not include mold protrusion. Allowable mold protrusion is 0.15 per side.

4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR MOLD PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE.

5. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 MM.

6. DATUMS A AND B TO BE DETERMINED AT DATUM PLANE H.

 $\overline{/2}$ , dimensions to be determined at seating plane c.

| © NXP SEMICENDUCTERS N.V.<br>ALL RIGHTS RESERVED | MECHANICAL OUTLINE |                     | PRINT VERSION NO   | IT TO SCALE |
|--------------------------------------------------|--------------------|---------------------|--------------------|-------------|
| TSSOP 65 X 4 4 X 0 95 PKG                        |                    | DOCUMEN             | NT ND: 98ASA00887D | RE∨: D      |
|                                                  |                    | STANDARD: NON-JEDEC |                    |             |
|                                                  |                    | SDT527-             | -2                 | 24 MAR 2016 |

## **Revision history**

| Revision | Date    | Description of changes                                                                                                                                                                        |  |  |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          | 9/2005  | Implemented Revision History page     Converted to Freescale format                                                                                                                           |  |  |
| 2.0      | 12/2013 | <ul> <li>No technical changes</li> <li>Revised back page</li> <li>Updated document properties</li> </ul>                                                                                      |  |  |
| 3.0      | 7/2015  | <ul> <li>Added 98ASA00887D package information and updated tables where applicable</li> <li>Added MPC17529EJ to the ordering information</li> <li>Updated as per PCN # 16724</li> </ul>       |  |  |
|          | 8/2015  | Corrected the 98A package information for 20-pin TSSOP                                                                                                                                        |  |  |
| 4.0      | 10/2015 | <ul> <li>Added EP notation for TSSOP package.</li> <li>Fixed notations for TSSOP in Orderable parts and Pin connections.</li> <li>Updated Package dimensions 98A drawing for TSSOP</li> </ul> |  |  |
| -        | 7/2016  | Updated to NXP document form and style                                                                                                                                                        |  |  |

#### How to Reach Us:

Home Page: NXP.com

Web Support: http://www.nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation, consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by the customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address:

http://www.nxp.com/terms-of-use.html.

NXP, the NXP logo, Freescale, the Freescale logo and SMARTMOS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. All rights reserved. © 2016 NXP B.V.

> Document Number: MPC17529 Rev. 4.0 7/2016

