# 2.5V / 3.3V Quad Differential Driver/Receiver #### Description The NB100LVEP17 is a 4-bit differential line receiver. The design incorporates two stages of gain, internal to the device, making it an excellent choice for use in high bandwidth amplifier applications. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a $0.01~\mu F$ capacitor and limit current sourcing or sinking to 0.5~mA. When not used, $V_{BB}$ should be left open. Inputs of unused gates can be left open and will not affect the operation of the rest of the device. #### **Features** - Maximum Input Clock Frequency > 2.5 GHz Typical - Maximum Input Data Rate > 2.5 Gb/s Typical - 250 ps Typical Propagation Delay - Low Profile QFN Package - PECL Mode Operating Range: V<sub>CC</sub> = 2.375 V to 3.8 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V - Q Output Will Default LOW with Inputs Open or at V<sub>EE</sub> - V<sub>BB</sub> Output - Pb-Free Packages are Available ## ON Semiconductor® http://onsemi.com MARKING DIAGRAMS\* N100 VP17 ALYW• O • TSSOP-20 DT SUFFIX CASE 948E 24 PIN QFN MN SUFFIX CASE 485L A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet. **Table 1. PIN DESCRIPTION** | Pir | ı | | | Default | | |-------------|--------------------|-----------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------| | TSSOP | QFN | Name | I/O | State | Description | | 1,20 | 13,18,21,<br>22,23 | V <sub>CC</sub> | - | - | Positive Supply Voltage. All $V_{\rm CC}$ Pins Must be Externally Connected to Power Supply to Guarantee Proper Operation. | | 11 | 10 | V <sub>EE</sub> | - | - | Negative Supply Voltage. All V <sub>EE</sub> Pins Must be Externally Connected to Power Supply to Guarantee Proper Operation. | | 10 | 9 | $V_{BB}$ | _ | _ | ECL Reference Voltage Output. | | 2,4,6,8 | 1,3,5,7 | D[0:3] | ECL Input | Low | Noninverted Differential Inputs [0:3]. Internal 75 k $\Omega$ to V <sub>EE</sub> . | | 3,5,7,9 | 2,4,6,8 | D[0:3] | ECL Input | High | Inverted Differential Inputs [0:3]. Internal 75 k $\Omega$ to V <sub>EE</sub> and 37 k $\Omega$ to V <sub>CC</sub> . | | 19,17,15,13 | 12,15,17,2<br>0 | Q[0:3] | ECL Output | - | Noninverted Differential Outputs [0:3]. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> – 2 V. | | 18,16,14,12 | 11,14,16,1<br>9 | Q[0:3] | ECL Output | - | Inverted Differential Outputs [0:3]. Typically Terminated with 50 $\Omega$ to V <sub>TT</sub> = V <sub>CC</sub> – 2 V. | | N/A | 24 | NC | - | - | No Connect. The NC Pin is Electrically Connected to the Die and "MUST BE" Left Open. | | N/A | _ | EP | _ | | Exposed Pad. (Note 1) | <sup>1.</sup> All V<sub>CC</sub> and V<sub>EE</sub> pins must be externally connected to Power Supply to guarantee proper operation. The thermally conductive expose pad on the package bottom (see case drawing) must be attached to a heat–sinking conduit. Figure 2. TSSOP-20 Lead Pinout (Top View) Figure 3. QFN-24 Lead Pinout (Top View) **Table 2. ATTRIBUTES** | Characterist | Va | lue | | |---------------------------------------|-----------------------------------------------------------|--------------------|--------------------| | Internal Input Pulldown Resistor | (R1) | 75 | kΩ | | Internal Input Pullup Resistor | (R2) | 37 | kΩ | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 15 | kV<br>50 V<br>kV | | Moisture Sensitivity, Indefinite Time | Out of Drypack (Note 1) | Pb Pkg | Pb-Free Pkg | | | TSSOP-20<br>QFN-24 | Level 1<br>Level 1 | Level 1<br>Level 1 | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 | @ 0.125 in | | Transistor Count | 274 D | evices | | | Meets or exceeds JEDEC Spec EIA | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------|----------------|--------------| | V <sub>CC</sub> | Positive Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | Negative Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | VI | Positive Mode Input Voltage<br>Negative Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \leq V_{CC}$<br>$V_{I} \geq V_{EE}$ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | TA | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) JEDEC 51-3 (1S - Single Layer Test Board) | 0 lfpm<br>500 lfpm | 20 TSSOP<br>20 TSSOP | 140<br>50 | °C/W | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) JEDEC 51-6 (2S2P Multilayer Test Board) with Filled Thermal Vias | 0 Ifpm<br>500 Ifpm | 24 QFN<br>24 QFN | 37<br>32 | °C/W<br>°C/W | | $\theta_{JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | 20 TSSOP<br>24 QFN | 23 to 41<br>11 | °C/W<br>°C/W | | T <sub>sol</sub> | Wave Solder Pb Pb-Free | | | 265<br>265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Table 4. DC CHARACTERISTICS, PECL $V_{CC} = 2.5 \text{ V}$ ; $V_{EE} = 0 \text{ V}$ (Note 2) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|-------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Negative Power Supply Current | 30 | 40 | 50 | 30 | 40 | 50 | 30 | 40 | 55 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) | 555 | 775 | 900 | 555 | 775 | 900 | 555 | 775 | 900 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) (Note 4) | 1335 | | 1620 | 1335 | | 1620 | 1275 | | 1620 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) (Note 4) | 555 | | 875 | 555 | | 875 | 555 | | 875 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 5) | 1.2 | | 2.5 | 1.2 | | 2.5 | 1.2 | | 2.5 | ٧ | | I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> ) | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current (@ V <sub>IL</sub> ) D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 2. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary -0.125 V to +1.3 V. - 3. All loading with 50 $\Omega$ to V<sub>EE</sub> = V<sub>CC</sub> 2.0 V. 4. Do not use V<sub>BB</sub> at V<sub>CC</sub> < 3.0 V. - 5. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 5. DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0 V (Note 6) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|-------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Negative Power Supply Current | 30 | 40 | 50 | 30 | 40 | 50 | 30 | 40 | 55 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 7) | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 7) | 1355 | 1575 | 1700 | 1355 | 1575 | 1700 | 1355 | 1575 | 1700 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1355 | | 1675 | 1355 | | 1675 | 1355 | | 1675 | mV | | V <sub>BB</sub> | ECL Output Reference Voltage (Note 8) | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 9) | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | ٧ | | I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> ) | | | 150 | | | 150 | | | 150 | μА | | I <sub>IL</sub> | Input LOW Current (@ V <sub>IL</sub> ) | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 6. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary + 0.5 V to -0.3 V. - 7. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 8. Single ended input operation is limited $V_{CC} \ge 3.0 \text{ V}$ in PECL mode. - 9. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. DC CHARACTERISTICS, NECL $V_{CC}$ = 0 V, $V_{EE}$ = -2.375 V to -3.8 V (Note 10) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|-----------------------------------------------------------------------------------|-----------------|-------|-------|-----------------|-------|-------|-----------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Negative Power Supply Current | 30 | 40 | 50 | 30 | 40 | 50 | 30 | 40 | 55 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 11) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 11) | -1945 | -1725 | -1600 | -1945 | -1725 | -1600 | -1945 | -1725 | -1600 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1945 | | -1600 | -1945 | | -1600 | -1945 | | -1600 | mV | | V <sub>BB</sub> | ECL Output Reference Voltage (Note 12) | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 13) | V <sub>EE</sub> | + 1.2 | 0.0 | V <sub>EE</sub> | + 1.2 | 0.0 | V <sub>EE</sub> | + 1.2 | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> ) | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current (@ V <sub>IL</sub> ) DDD | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 10. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 11. All loading with 50 $\Omega$ to V<sub>CC</sub> 2.0 V. 12. Single ended input operation is limited V<sub>EE</sub> $\leq$ –3.0V in NECL mode. - 13. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 7. AC CHARACTERISTICS $V_{CC}$ = 0 V; $V_{EE}$ = -2.375 V to -3.8 V or $V_{CC}$ = 2.375 V to 3.8 V; $V_{EE}$ = 0 V (Note 14) | | | | | -40°C | | | 25°C | | | 85°C | | | |----------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|-------------------|-------------------|-----------------|-------------------|-------------------|-----------------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>OUTPP</sub> | Output Voltage Amplitude<br>(See Figures 4, 5) | f <sub>in</sub> < 1 GHz<br>f <sub>in</sub> = 2 GHz<br>f <sub>in</sub> = 2.5 GHz | 600<br>400<br>300 | 700<br>500<br>400 | | 600<br>325<br>250 | 700<br>500<br>400 | | 550<br>300<br>200 | 700<br>500<br>400 | | mV | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential | D to Q, $\overline{Q}$ | 200 | 250 | 325 | 200 | 250 | 325 | 225 | 300 | 350 | ps | | t <sub>Skew</sub> | Pulse Skew (Note 15) Within Device Skew (Note 17) Device-to-Device Skew (Note 17) | | | 5<br>5<br>25 | 25<br>25<br>100 | | 5<br>5<br>25 | 25<br>25<br>100 | | 5<br>5<br>25 | 25<br>25<br>100 | ps | | t <sub>JITTER</sub> | RMS Random Clock Jitter (Note 18)<br>Peak-to Peak Data Dependent Jitter<br>(Note 19) | f <sub>in</sub> = 2.5 GHz<br>f <sub>in</sub> = 1.5 Gb/s<br>f <sub>in</sub> = 2.5 Gb/s | | 0.5<br>5<br>5 | 1<br>15<br>15 | | 0.5<br>5<br>5 | 1<br>15<br>15 | | 0.5<br>5<br>5 | 1<br>15<br>15 | ps | | V <sub>INPP</sub> | Input Voltage Swing (Differential Configu<br>(Note 20) | ration) | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times @ 50 MHz (20% - 80%) | Q, Q | 125 | 175 | 225 | 140 | 190 | 240 | 150 | 200 | 250 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>14.</sup> Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to $V_{CC}$ – 2.0 V. Input edge rates 150 ps (20% – 80%). <sup>15.</sup> Pulse Skew = |tp<sub>LH</sub> - t<sub>PHL</sub>| 16. Worst case difference between Q0 and Q1 outputs. <sup>17.</sup> Skew is measured between outputs under identical transitions. <sup>18.</sup> Additive RMS jitter with 50% Duty Cycle Clock Signal at 2.5 GHz. <sup>19.</sup> Peak-to-Peak jitter with input NRZ data at PRBS 231-1 at 2.5 Gb/s with all inputs active. <sup>20.</sup> Input voltage swing is a single-ended measurement operating in differential mode, with minimum propagation change of 50 ps. Figure 4. Output Voltage Amplitude ( $V_{OUTPP}$ ) / RMS Jitter vs. Input Frequency ( $f_{in}$ ) at $V_{CC}$ = 2.5 V, Ambient Temperature Figure 5. Output Voltage Amplitude ( $V_{OUTPP}$ ) / RMS Jitter vs. Input Frequency ( $f_{in}$ ) at $V_{CC}$ = 3.3 V, Ambient Temperature Figure 6. AC Reference Measurement Figure 7. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) #### **ORDERING INFORMATION** | Device | Package | Shipping† | |------------------|---------------------|------------------| | NB100LVEP17DT | TSSOP-20* | 75 Units / Rail | | NB100LVEP17DTG | TSSOP-20* | 75 Units / Rail | | NB100LVEP17DTR2 | TSSOP-20* | 2500 Tape & Reel | | NB100LVEP17DTR2G | TSSOP-20* | 2500 Tape & Reel | | NB100LVEP17MN | QFN-24 | 92 Units / Rail | | NB100LVEP17MNG | QFN-24<br>(Pb-Free) | 92 Units / Rail | | NB100LVEP17MNR2 | QFN-24 | 3000 Tape & Reel | | NB100LVEP17MNR2G | QFN-24<br>(Pb-Free) | 3000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. ## **Resource Reference of Application Notes** AN1405/D – ECL Clock Distribution Techniques AN1406/D – Designing with PECL (ECL at +5.0 V) AN1503/D – ECLinPS ™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices <sup>\*</sup>This package is inherently Pb-Free. #### PACKAGE DIMENSIONS TSSOP-20 CASE 948E-02 **ISSUE C** -T- SEATING PLANE #### NOTES: - DIMENSIONING AND TOLERANCING PER - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | C | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 | BSC | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | BSC | 0.252 | BSC | | Z | 0° | 8° | 0 ° | 8° | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS **QFN 24 MN SUFFIX** 24 PIN QFN, 4x4 CASE 485L-01 **ISSUE O** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL. 4. COPLANARITY APPLIES TO THE EXPOSED PAD - AS WELL AS THE TERMINALS | | MILLIMETERS | | | | | | | |-----|-------------|------|--|--|--|--|--| | DIM | MIN | MAX | | | | | | | Α | 0.80 | 1.00 | | | | | | | A1 | 0.00 | 0.05 | | | | | | | A2 | 0.60 | 0.80 | | | | | | | A3 | 0.20 | REF | | | | | | | b | 0.23 | 0.28 | | | | | | | D | 4.00 | BSC | | | | | | | D2 | 2.70 | 2.90 | | | | | | | E | 4.00 | BSC | | | | | | | E2 | 2.70 | 2.90 | | | | | | | е | 0.50 | BSC | | | | | | | L | 0.35 | 0.45 | | | | | | ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative