

# LTC6419

Dual 10GHz GBW,

## FEATURES

- 10GHz Gain-Bandwidth Product
- 85dB SFDR at 100MHz, 2V<sub>P-P</sub>
- 1.1nV/√Hz Input Noise Density
- Channel Separation 95dB at 100MHz
- Input Range Includes Ground
- External Resistors Set Gain (Min 1V/V)
- 3300V/µs Differential Slew Rate
- 52mA Supply Current (Per Amplifier)
- 2.7V to 5.25V Supply Voltage Range
- Fully Differential Input and Output
- Adjustable Output Common Mode Voltage
- Low Power Shutdown
- Small 20-Lead 4mm × 3mm × 0.75mm LQFN Package

### **APPLICATIONS**

- Broadband I/Q Amplifiers
- Dual Differential ADC Driver
- High-Speed Data-Acquisition Cards
- Automated Test Equipment
- Time Domain Reflectometry
- Communications Receivers

# TYPICAL APPLICATION



# 1.1nV/√Hz Differential Amplifier/ADC Driver

# DESCRIPTION

The LTC®6419 is a dual very high speed, low distortion, differential amplifier. Its input common mode range includes ground, so that a ground-referenced single-ended or differential input signal can be DC-coupled, level-shifted, and converted to drive an ADC differentially.

The gain and feedback resistors are external, so that the exact gain and frequency response can be tailored to each application. For example, the amplifier could be externally compensated in a no-overshoot configuration, which is desired in certain time-domain applications.

The LTC6419 is stable in a differential gain of 1. This allows for low output noise in applications where gain is not desired. Each amplifier draws 52mA of supply current and has an independent shutdown pin which reduces current consumption to  $100\mu A$  per amplifier.

The LTC6419 is available in a compact  $4mm \times 3mm$  20-pin LQFN package and operates over a  $-40^{\circ}$ C to  $125^{\circ}$ C temperature range.

**Δ**, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Analog Devices, Inc. All other trademarks are the property of their respective owners.

#### 1/2 LTC6419 Driving 1/4 LTC2175-14 ADC, $f_{IN} = 45$ MHz, -1dBFS, $f_{S} = 125$ MHz, 32768-Point FFT



# **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| Total Supply Voltage ( $V^+A - V^-$ ), ( $V^+B - V^-$ )5.5V<br>Input Current (+INA, -INA, +INB, -INB, |
|-------------------------------------------------------------------------------------------------------|
| V <sub>OCMA</sub> , V <sub>OCMB</sub> , SHDNA, SHDNB) (Note 2)±10mA                                   |
| Output Current (Note 13) 50mA <sub>RMS</sub>                                                          |
| Output Short-Circuit Duration                                                                         |
| (Note 3)Thermally Limited                                                                             |
| Temperature Range (Notes 4, 5)                                                                        |
| LTC6419I–40°C to 85°C                                                                                 |
| LTC6419H40°C to 125°C                                                                                 |
| Maximum Junction Temperature 150°C                                                                    |
| Storage Temperature Range65°C to 150°C                                                                |
| Maximum Reflow (Package Body) Temperature 260°C                                                       |

# PIN CONFIGURATION



# ORDER INFORMATION http://www.linear.com/product/LTC6419#orderinfo

| PART NUMBER   | PART MARKING* | FINISH CODE          | PAD FINISH | PACKAGE**<br>Type | MSL<br>Rating | TEMPERATURE RANGE |  |
|---------------|---------------|----------------------|------------|-------------------|---------------|-------------------|--|
| LTC6419IV#PBF | 6419          | - e4                 | Au (RoHS)  | LQFN              | 2             | -40°C to 85°C     |  |
| LTC6419HV#PBF | 6419          | Eq. Au (horis) Eq. N |            | LQFN              | 3             | -40°C to 125°C    |  |

 Consult Marketing for parts specified with wider operating temperature ranges. Pad or ball finish code is per IPC/JEDEC J-STD-609. \*The temperature grade is identified by a label on the shipping container.

• Terminal Finish Part Marking: www.linear.com/leadfree

 Recommended PCB Assembly and Manufacturing Procedures: www.linear.com/umodule/pcbassembly

• Package and Tray Drawings: www.linear.com/packaging

Parts ending with PBF are RoHS and WEEE compliant. \*\*The LTC6419 is a laminate package with the same dimensions as a standard 4mm × 3mm × 0.75mm QFN package.

**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = V^+A = V^+B = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{ICM} = V_{0CMA} = V_{0CMB} = 1.25V$ ,  $V_{SHDNA} = V_{SHDNB} = open$ .  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL                               | PARAMETER                                                                                            | CONDITIONS                                                                      |   | MIN          | ТҮР          | MAX                              | UNITS                |
|--------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---|--------------|--------------|----------------------------------|----------------------|
| V <sub>OSDIFF</sub>                  | Differential Offset Voltage (Input Referred)                                                         |                                                                                 | • |              | ±300<br>±300 | ±1000<br>±1200<br>±1100<br>±1400 | μV<br>μV<br>μV<br>μV |
| $\frac{\Delta V_{OSDIFF}}{\Delta T}$ | Differential Offset Voltage Drift (Input Referred)                                                   | $V_S = 3V$<br>$V_S = 5V$                                                        | • |              | 2<br>2       |                                  | μV/°C<br>μV/°C       |
| I <sub>B</sub>                       | Input Bias Current (Note 6)                                                                          |                                                                                 | • | -140<br>-160 | -62<br>-70   | 0<br>0                           | μA<br>μA             |
| I <sub>OS</sub>                      | Input Offset Current (Note 6)                                                                        |                                                                                 | • |              | ±2<br>±2     | ±10<br>±10                       | μA<br>μA             |
| R <sub>IN</sub>                      | Input Resistance                                                                                     | Common Mode<br>Differential Mode                                                |   |              | 165<br>860   |                                  | kΩ<br>Ω              |
| CIN                                  | Input Capacitance                                                                                    | Differential Mode                                                               |   |              | 0.5          |                                  | pF                   |
| e <sub>n</sub>                       | Differential Input Noise Voltage Density                                                             | $f = 1 MHz$ , Not Including $R_I/R_F$ Noise                                     |   |              | 1.1          |                                  | nV/√Hz               |
| i <sub>n</sub>                       | Input Noise Current Density                                                                          | f = 1MHz, Not Including R <sub>I</sub> /R <sub>F</sub> Noise                    |   |              | 8.8          |                                  | pA/√Hz               |
| e <sub>nVOCM</sub>                   | Common Mode Noise Voltage Density                                                                    | f = 10MHz                                                                       |   |              | 12           |                                  | nV/√Hz               |
| V <sub>ICMR</sub><br>(Note 7)        | Input Signal Common Mode Range                                                                       | $V_S = 3V$<br>$V_S = 5V$                                                        | • | 0<br>0       |              | 1.5<br>3.5                       | V<br>V               |
| CMRRI<br>(Note 8)                    | Input Common Mode Rejection Ratio<br>(Input Referred) ΔV <sub>ICM</sub> /ΔV <sub>OSDIFF</sub>        | $V_S$ = 3V, $V_{ICM}$ from 0V to 1.5V $V_S$ = 5V, $V_{ICM}$ from 0V to 3.5V     | • | 75<br>75     | 90<br>90     |                                  | dB<br>dB             |
| CMRRIO<br>(Note 8)                   | Output Common Mode Rejection Ratio (Input<br>Referred) ΔV <sub>OCM</sub> /ΔV <sub>OSDIFF</sub>       | $V_S$ = 3V, $V_{0CM}$ from 0.5V to 1.5V $V_S$ = 5V, $V_{0CM}$ from 0.5V to 3.5V | • | 55<br>60     | 80<br>85     |                                  | dB<br>dB             |
| PSRR<br>(Note 9)                     | Differential Power Supply Rejection ( $\Delta V_S / \Delta V_{OSDIFF}$ )                             | V <sub>S</sub> = 2.7V to 5.25V                                                  | • | 60           | 85           |                                  | dB                   |
| PSRRCM<br>(Note 9)                   | Output Common Mode Power Supply Rejection $(\Delta V_S/\Delta V_{OSCM})$                             | V <sub>S</sub> = 2.7V to 5.25V                                                  | • | 55           | 70           |                                  | dB                   |
| Vs                                   | Supply Voltage Range (Note 10)                                                                       |                                                                                 | • | 2.7          |              | 5.25                             | V                    |
| G <sub>CM</sub>                      | Common Mode Gain ( $\Delta V_{OUTCM}/\Delta V_{OCM}$ )                                               | $V_S$ = 3V, $V_{0CM}$ from 0.5V to 1.5V $V_S$ = 5V, $V_{0CM}$ from 0.5V to 3.5V | • |              | 1<br>1       |                                  | V/V<br>V/V           |
| $\Delta G_{CM}$                      | Common Mode Gain Error, 100 × (G <sub>CM</sub> – 1)                                                  | $V_S$ = 3V, $V_{0CM}$ from 0.5V to 1.5V $V_S$ = 5V, $V_{0CM}$ from 0.5V to 3.5V | • |              | ±0.1<br>±0.1 | ±0.3<br>±0.3                     | %<br>%               |
| BAL                                  | Output Balance $(\Delta V_{OUTCM} / \Delta V_{OUTDIFF})$                                             | ΔV <sub>OUTDIFF</sub> = 2V<br>Single-Ended Input<br>Differential Input          | • |              | 65<br>70     | -50<br>-50                       | dB<br>dB             |
| V <sub>OSCM</sub>                    | Common Mode Offset Voltage (V <sub>OUTCM</sub> – V <sub>OCM</sub> )                                  | $V_S = 3V$<br>$V_S = 5V$                                                        | • |              | ±1<br>±1     | ±5<br>±6                         | mV<br>mV             |
| $\frac{\Delta V_{OSCM}}{\Delta T}$   | Common Mode Offset Voltage Drift                                                                     |                                                                                 | • |              | 4            |                                  | µV/°C                |
| V <sub>OUTCMR</sub><br>(Note 7)      | Output Signal Common Mode Range<br>(Voltage Range for the V <sub>OCMA</sub> /V <sub>OCMB</sub> Pins) |                                                                                 | • | 0.5<br>0.5   |              | 1.5<br>3.5                       | V<br>V               |
| RINVOCM                              | Input Resistance, V <sub>OCMA</sub> /V <sub>OCMB</sub> Pins                                          |                                                                                 | • | 30           | 40           | 50                               | KΩ                   |
| V <sub>OCM</sub>                     | Self-Biased Voltage at the $V_{\rm OCMA}/V_{\rm OCMB}$ Pins                                          |                                                                                 | • | 0.9          | 0.85<br>1.25 | 1.6                              | V<br>V               |

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}$ C.  $V^+ = V^+A = V^+B = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{ICM} = V_{0CMA} = V_{0CMB} = 1.25V$ ,  $V_{SHDNA} = V_{SHDNB} =$  open.  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL             | PARAMETER                                                 | CONDITIONS                                                                                                                                                                   |             | MIN                        | ТҮР                    | MAX         | UNITS                |
|--------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------|------------------------|-------------|----------------------|
| V <sub>OUT</sub>   | Output Voltage, High, Either Output Pin                   | $ \begin{array}{l} V_{S} = 3V, \ I_{L} = 0 \\ V_{S} = 3V, \ I_{L} = -20 mA \\ V_{S} = 5V, \ I_{L} = 0 \\ V_{S} = 5V, \ I_{L} = -20 mA \end{array} $                          | •<br>•<br>• | 1.85<br>1.8<br>3.85<br>3.8 | 2<br>1.95<br>4<br>3.95 |             | V<br>V<br>V<br>V     |
|                    | Output Voltage, Low, Either Output Pin                    | $V_{S} = 3V, 5V; I_{L} = 0$<br>$V_{S} = 3V, 5V; I_{L} = 20mA$                                                                                                                | •           |                            | 0.06<br>0.2            | 0.15<br>0.4 | V<br>V               |
| I <sub>SC</sub>    | Output Short-Circuit Current, Either Output Pin (Note 11) | $V_S = 3V$<br>$V_S = 5V$                                                                                                                                                     | •           | ±50<br>±70                 | ±70<br>±95             |             | mA<br>mA             |
| A <sub>VOL</sub>   | Large-Signal Open Loop Voltage Gain                       |                                                                                                                                                                              |             |                            | 65                     |             | dB                   |
| ls                 | Supply Current (Per Amplifier)                            |                                                                                                                                                                              | •           |                            | 52                     | 56<br>58    | mA<br>mA             |
| ISHDN              | Supply Current in Shutdown (Per Amplifier)                | $V_{\overline{SHDNA}} = V_{\overline{SHDNB}} \le 0.6V$                                                                                                                       |             |                            | 100                    | 500         | μA                   |
| R <sub>SHDN</sub>  | SHDNA/SHDNB Pull-Up Resistor                              | $V_{\overline{SHDNA}} = V_{\overline{SHDNB}} = 0V \text{ to } 0.5V$                                                                                                          | •           | 115                        | 150                    | 185         | KΩ                   |
| V <sub>IL</sub>    | SHDNA/SHDNB Input Logic Low                               |                                                                                                                                                                              | •           |                            |                        | 0.6         | V                    |
| V <sub>IH</sub>    | SHDNA/SHDNB Input Logic High                              |                                                                                                                                                                              |             | 1.4                        |                        |             | V                    |
| t <sub>ON</sub>    | Turn-On Time                                              |                                                                                                                                                                              |             |                            | 160                    |             | ns                   |
| t <sub>OFF</sub>   | Turn-Off Time                                             |                                                                                                                                                                              |             |                            | 80                     |             | ns                   |
| SR                 | Slew Rate                                                 | Differential Output, V <sub>OUTDIFF</sub> = 4V <sub>P-P</sub><br>+OUTA/+OUTB Rising (-OUTA/-OUTB Falling)<br>+OUTA/+OUTB Falling (-OUTA/-OUTB Rising)                        |             |                            | 3300<br>1720<br>1580   |             | V/µs<br>V/µs<br>V/µs |
| GBW                | Gain-Bandwidth Product                                    | $R_I = 25\Omega$ , $R_F = 10k\Omega$ , $f_{TEST} = 100MHz$                                                                                                                   | •           | 9.5<br>8                   | 10                     |             | GHz<br>GHz           |
| f <sub>-3dB</sub>  | -3dB Frequency                                            | $R_{I} = R_{F} = 150\Omega, R_{LOAD} = 400\Omega, C_{F} = 1.3pF$                                                                                                             |             |                            | 1.4                    |             | GHz                  |
| f <sub>0.1dB</sub> | Frequency for 0.1dB Flatness                              | $R_I = R_F = 150\Omega$ , $R_{LOAD} = 400\Omega$ , $C_F = 1.3pF$                                                                                                             |             |                            | 320                    |             | MHz                  |
| FPBW               | Full Power Bandwidth                                      | $V_{OUTDIFF} = 2V_{P-P}$                                                                                                                                                     |             |                            | 550                    |             | MHz                  |
|                    | Channel Separation (Note 12)                              | f = 100MHz                                                                                                                                                                   |             |                            | 95                     |             | dB                   |
| HD2<br>HD3         | 25MHz Distortion                                          | $ \begin{array}{l} \mbox{Differential Input, } V_{OUTDIFF} = 2V_{P-P}, \\ R_I = R_F = 150\Omega, \ R_{LOAD} = 400\Omega \\ 2nd \ Harmonic \\ 3rd \ Harmonic \\ \end{array} $ |             |                            | 82<br>106              |             | dBc<br>dBc           |
|                    | 100MHz Distortion                                         | Differential Input, $V_{OUTDIFF} = 2V_{P-P}$ ,<br>$R_I = R_F = 150\Omega$ , $R_{LOAD} = 400\Omega$<br>2nd Harmonic<br>3rd Harmonic                                           |             |                            | -85<br>-85             |             | dBc<br>dBc           |
| HD2<br>HD3         | 25MHz Distortion                                          | Single-Ended Input, $V_{OUTDIFF} = 2V_{P-P}$ ,<br>$R_I = R_F = 150\Omega$ , $R_{LOAD} = 400\Omega$<br>2nd Harmonic<br>3rd Harmonic                                           |             |                            | -96<br>-105            |             | dBc<br>dBc           |
|                    | 100MHz Distortion                                         | Single-Ended Input, $V_{OUTDIFF} = 2V_{P-P}$ ,<br>$R_I = R_F = 150\Omega$ , $R_{LOAD} = 400\Omega$<br>2nd Harmonic<br>3rd Harmonic                                           |             |                            | 83<br>85               |             | dBc<br>dBc           |

**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V^+ = V^+A = V^+B = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_{ICM} = V_{0CMA} = V_{0CMB} = 1.25V$ ,  $V_{SHDNA} = V_{SHDNB} = open$ .  $V_S$  is defined as  $(V^+ - V^-)$ .  $V_{OUTCM}$  is defined as  $(V_{+OUT} + V_{-OUT})/2$ .  $V_{ICM}$  is defined as  $(V_{+IN} + V_{-IN})/2$ .  $V_{OUTDIFF}$  is defined as  $(V_{+OUT} - V_{-OUT})$ .

| SYMBOL         | PARAMETER                                               | CONDITIONS                                                                                                                   | MIN | ТҮР  | MAX | UNITS |
|----------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| IMD3           | 3rd Order IMD at 25MHz<br>f1 = 24.9MHz, f2 = 25.1MHz    | $ \begin{array}{l} V_{OUTDIFF} = 1 V_{P-P} \text{ per Tone, } R_I = R_F = 150 \Omega, \\ R_{LOAD} = 400 \Omega \end{array} $ |     | -103 |     | dBc   |
|                | 3rd Order IMD at 100MHz<br>f1 = 99.9MHz, f2 = 100.1MHz  | $ \begin{array}{l} V_{OUTDIFF} = 1 V_{P-P} \text{ per Tone, } R_I = R_F = 150 \Omega, \\ R_{LOAD} = 400 \Omega \end{array} $ |     | -87  |     | dBc   |
|                | 3rd Order IMD at 140MHz<br>f1 = 139.9MHz, f2 = 140.1MHz | $ \begin{array}{l} V_{OUTDIFF} = 1 V_{P-P} \text{ per Tone, } R_I = R_F = 150 \Omega, \\ R_{LOAD} = 400 \Omega \end{array} $ |     | -77  |     | dBc   |
| t <sub>S</sub> | Settling Time                                           |                                                                                                                              |     |      |     |       |
|                |                                                         | 1% Settling                                                                                                                  |     | 1.9  |     | ns    |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: Input pins (+INA, -INA, +INB, -INB, V<sub>OCMA</sub>, V<sub>OCMB</sub>, SHDNA, SHDNB) are protected by steering diodes to either supply. If the inputs should exceed either supply voltage, the input current should be limited to less than 10mA. In addition, the inputs (+INA/-INA or +INB/-INB) are protected by a pair of back-to-back diodes. If the differential input voltage exceeds 1.4V, the input current should be limited to less than 10mA.

Note 3: A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

Note 4: The LTC6419I is guaranteed functional over the temperature range of -40°C to 85°C. The LTC6419H is guaranteed functional over the temperature range of -40°C to 125°C.

**Note 5:** The LTC6419I is guaranteed to meet specified performance from -40°C to 85°C. The LTC6419H is guaranteed to meet specified performance from -40°C to 125°C.

**Note 6:** Input bias current is defined as the average of the input currents flowing into the inputs (-INA/+INA or -INB/+INB). Input offset current is defined as the difference between the input currents  $(I_{0S} = I_B^+ - I_B^-)$ .

Note 7: Input common mode range is tested by testing at both  $V_{ICM} = 1.25V$ and at the Electrical Characteristics table limits to verify that the differential offset (V<sub>OSDIFF</sub>) and the common mode offset (V<sub>OSCM</sub>) have not deviated by more than  $\pm 1$  mV and  $\pm 2$  mV respectively from the V<sub>ICM</sub> = 1.25V case.

The voltage range for the output common mode range is tested by applying a voltage on the  $V_{OCM}$  pin and testing at both  $V_{OCM}$  = 1.25V and at the Electrical Characteristics table limits to verify that the common mode offset (V<sub>OSCM</sub>) has not deviated by more than ±6mV from the  $V_{OCM} = 1.25V$  case.

Note 8: Input CMRR is defined as the ratio of the change in the input common mode voltage at the pins (+INA/-INA or +INB/-INB) to the change in differential input referred offset voltage. Output CMRR is defined as the ratio of the change in the voltage at the  $V_{OCMA}$  or  $V_{OCMB}$  pins to the change in differential input referred offset voltage. This specification is strongly dependent on feedback ratio matching between the two outputs and their respective inputs and it is difficult to measure actual amplifier performance (See Effects of Resistor Pair Mismatch in the Applications Information section of this data sheet). For a better indicator of actual amplifier performance independent of feedback component matching, refer to the PSRR specification.

**Note 9:** Differential power supply rejection (PSRR) is defined as the ratio of the change in supply voltage to the change in differential input referred offset voltage. Common mode power supply rejection (PSRRCM) is defined as the ratio of the change in supply voltage to the change in the output common mode offset voltage.

**Note 10:** Supply voltage range is guaranteed by power supply rejection ratio test.

Note 11: Extended operation with the output shorted may cause the junction temperature to exceed the 150°C limit.

Note 12: Channel separation (the inverse of crosstalk) is measured by driving a signal into one input, while terminating the other input. Channel separation is the ratio of the resulting output signal at the driven channel to the channel that is not driven.

Note 13: The LTC6419 is capable of producing peak output currents in excess of 50mA. Current density limitations within the IC require the continuous RMS current supplied by the output (sourcing or sinking) over the operating lifetime of the part be limited to under 50mA (Absolute Maximum). Proper heat sinking may be required to keep the junction temperature below the absolute maximum rating.







Supply Current (per Amplifier) vs Supply Voltage



Supply Current (per Amplifier) vs SHDN Voltage



Shutdown Supply Current (per Amplifier) vs Supply Voltage



6419fa











6419fa

6419 G27

6419 626

# PIN FUNCTIONS

-INA, +INA, -INB, +INB (Pins 1, 20, 6, 7): Differential Input Pins of Channels A and B Respectively.

**+FBA**, **-FBA**, **+FBB**, **-FBB** (Pins 2, 19, 5, 8): Feedback Pins. These pins are located adjacent to the input pins on the package pinout, however they are internally connected to the output pins. They can be easily used for feedback components connections.

**SHDNA**, **SHDNB** (Pins 3, 4): When these pins are floating or directly tied to V<sup>+</sup>, the respective amplifier is in the normal (active) operational mode. When these pins are connected to V<sup>-</sup>, the respective amplifier is disabled and draws approximately  $100\mu A$  of supply current. Each amplifier has an independent SHDN pin.

V<sub>OCMA</sub>, V<sub>OCMB</sub> (Pins 18, 9): Output Common Mode Reference Voltage. The voltage on this pin sets the output

common mode voltage level for the respective amplifier. If left floating, an internal resistor divider develops a default voltage of 1.25V with a 5V supply.

**+OUTA**, **-OUTA**, **+OUTB**, **-OUTB** (Pins 16, 17, 11, 10): Differential Output Pins of Channels A and B Respectively.

**V<sup>+</sup>A, V<sup>+</sup>B (Pins 15, 12):** Positive Power Supply Pins. Each amplifier has an independent V<sup>+</sup> supply. However, since both amplifiers share a common substrate, they must share the same V<sup>-</sup> supply.

**V**<sup>-</sup> (**Pins 13, 14, 21**): Negative Power Supply Pins. All pins, as well as the exposed pads, must be connected to same voltage.

**Exposed Pad (Pin 21):** Tie all four bottom pads to V<sup>-</sup>. If split supplies are used, DO NOT tie the pads to ground.

# **BLOCK DIAGRAM**



### **Functional Description**

The LTC6419 is a small outline, wideband, high speed, low noise, and low distortion fully-differential dual amplifier with accurate output phase balancing. The amplifier is optimized to drive low voltage, single-supply, differential input analog-to-digital converters (ADCs). The LTC6419 input common mode range includes ground, which makes it ideal to DC-couple and convert ground-referenced, single-ended signals into differential signals that are referenced to the user-supplied output common mode voltage. This is ideal for driving these differential ADCs. The balanced differential nature of the amplifier also provides even-order harmonic distortion cancellation, and low susceptibility to common mode noise (like power supply noise). The LTC6419 can operate with a single-ended input and differential output, or with a differential input and differential output.

The outputs of the LTC6419 are capable of swinging from close-to-ground to 1V below V<sup>+</sup>. They can source or sink up to approximately 70mA of current. Load capacitances should be decoupled with at least  $10\Omega$  of series resistance from each output.

### **Input Pin Protection**

The LTC6419 input stage is protected against differential input voltages which exceed 1.4V by two pairs of series diodes connected back to back between +INA and –INA and between +INB and –INB. Moreover, the input pins, as well as  $V_{OCMA}$ ,  $V_{OCMB}$ , SHDNA and SHDNB pins, have clamping diodes to either power supply. If these pins are driven to voltages which exceed either supply, the current should be limited to 10mA to prevent damage to the IC.

### **SHDN** Pins

The SHDNA/SHDNB pins are CMOS logic inputs with a 150k internal pull-up resistor. If the pin is driven low, the LTC6419 powers down. If the pin is left unconnected or driven high, the part is in normal active operation. Some care should be taken to control leakage currents at this pin to prevent inadvertently putting the LTC6419 into shutdown. The turn-on and turn-off time between the shutdown and active states is typically less than 200ns. Keep in mind that each channel of the amplifier has its own independent SHDN pin.

### **General Amplifier Applications**

In Figure 1, the gain to  $V_{\text{OUTDIFF}}$  from  $V_{\text{INP}}$  and  $V_{\text{INM}}$  is given by:

$$V_{\text{OUTDIFF}} = V_{+\text{OUT}} - V_{-\text{OUT}} \approx \frac{R_{\text{F}}}{R_{\text{I}}} \bullet \left(V_{\text{INP}} - V_{\text{INM}}\right) \quad (1)$$

Note from Equation (1), the differential output voltage  $(V_{+OUT} - V_{-OUT})$  is completely independent of input and output common mode voltages, or the voltage at the common mode pin. This makes the LTC6419 ideally suited for pre-amplification, level shifting and conversion of single-ended signals to differential output signals for driving differential input ADCs.



Figure 1. Circuit for Common Mode Range

### Output Common Mode and $V_{\mbox{\scriptsize OCM}}$ Pin

The output common mode voltage is defined as the average of the two outputs:

$$V_{OUTCM} = V_{OCM} = \frac{V_{+OUT} + V_{-OUT}}{2}$$

As the equation shows, the output common mode voltage is independent of the input common mode voltage, and is instead determined by the voltage on the  $V_{OCM}$  pin, by means of an internal common mode feedback loop.

If the  $V_{OCM}$  pin is left open, an internal resistor divider develops a default voltage of 1.25V with a 5V supply. The  $V_{OCM}$  pin can be overdriven to another voltage if desired. For example, when driving an ADC, if the ADC makes a reference available for setting the common mode voltage, it can be directly tied to the  $V_{OCM}$  pin, as long as the ADC is

capable of driving the 40k input resistance presented by the  $V_{OCM}$  pin. The Electrical Characteristics table specifies the valid range that can be applied to the  $V_{OCM}$  pin ( $V_{OUTCMR}$ ).

### Input Common Mode Voltage Range

The LTC6419's input common mode voltage (V<sub>ICM</sub>) is defined as the average of the two input pins, V<sub>+IN</sub> and V<sub>-IN</sub>. The valid range that can be used for V<sub>ICM</sub> has been specified in the Electrical Characteristics table (V<sub>ICMR</sub>). However, due to external resistive divider action of the gain and feedback resistors, the effective range of signals that can be processed is even wider. The input common mode range at the op amp inputs depends on the circuit configuration (gain), V<sub>OCM</sub> and V<sub>CM</sub> (refer to Figure 1). For fully differential input applications, where V<sub>INP</sub> =  $-V_{INM}$ , the common mode input is approximately:

$$V_{ICM} = \frac{V_{+IN} + V_{-IN}}{2} \approx V_{OCM} \bullet \frac{R_I}{R_I + R_F} + V_{CM} \bullet \frac{R_F}{R_I + R_F}$$

With single-ended inputs, there is an input signal component to the input common mode voltage. Applying only  $V_{\text{INP}}$  (setting  $V_{\text{INM}}$  to zero), the input common mode voltage is approximately:

$$V_{ICM} = \frac{V_{+IN} + V_{-IN}}{2} \approx V_{OCM} \bullet \frac{R_I}{R_I + R_F} +$$
(2)  
$$V_{CM} \bullet \frac{R_F}{R_I + R_F} + \frac{V_{INP}}{2} \bullet \frac{R_F}{R_I + R_F}$$

This means that if, for example, the input signal ( $V_{INP}$ ) is a sine, an attenuated version of that sine signal also appears at the op amp inputs.

### Input Impedance and Loading Effects

The low frequency input impedance looking into the  $V_{INP}$  or  $V_{INM}$  input of Figure 1 depends on how the inputs are driven. For fully differential input sources ( $V_{INP} = -V_{INM}$ ), the input impedance seen at either input is simply:

 $R_{INP} = R_{INM} = R_{I}$ 

For single-ended inputs, because of the signal imbalance at the input, the input impedance actually increases over the balanced differential case. The input impedance looking into either input is:

$$R_{INP} = R_{INM} = \frac{R_I}{1 - \frac{1}{2} \bullet \frac{R_F}{R_I + R_F}}$$

Input signal sources with non-zero output impedances can also cause feedback imbalance between the pair of feedback networks. For the best performance, it is recommended that the input source output impedance be compensated. If input impedance matching is required by the source, a termination resistor  $R_T$  should be chosen (see Figure 2) such that:

$$R_{T} = \frac{R_{INM} \bullet R_{S}}{R_{INM} - R_{S}}$$

According to Figure 2, the input impedance looking into the differential amp ( $R_{INM}$ ) reflects the single-ended source case, given above. Also, R2 is chosen as:

$$R2 = R_T ||R_S = \frac{R_T \bullet R_S}{R_T + R_S}$$



Figure 2. Optimal Compensation for Signal Source Impedance

### **Effects of Resistor Pair Mismatch**

Figure 3 shows a circuit diagram which takes into consideration that real world resistors will not match perfectly.

Assuming infinite open loop gain, the differential output relationship is given by the equation:

$$V_{\text{OUTDIFF}} = V_{+\text{OUT}} - V_{-\text{OUT}} \approx V_{\text{INDIFF}} \bullet \frac{R_{\text{F}}}{R_{\text{I}}} + V_{\text{CM}} \bullet \frac{\Delta\beta}{\beta_{\text{AVG}}} - V_{\text{OCM}} \bullet \frac{\Delta\beta}{\beta_{\text{AVG}}}$$

where  $R_F$  is the average of  $R_{F1},$  and  $R_{F2},$  and  $R_I$  is the average of  $R_{I1},$  and  $R_{I2}.$ 



Figure 3. Real-World Application with Feedback Resistor Pair Mismatch

 $\beta_{AVG}$  is defined as the average feedback factor from the outputs to their respective inputs:

$$\beta_{AVG} = \frac{1}{2} \bullet \left( \frac{R_{l1}}{R_{l1} + R_{F1}} + \frac{R_{l2}}{R_{l2} + R_{F2}} \right)$$

 $\Delta\beta$  is defined as the difference in the feedback factors:

$$\Delta\beta = \frac{R_{l2}}{R_{l2} + R_{F2}} - \frac{R_{l1}}{R_{l1} + R_{F1}}$$

Here,  $V_{CM}$  and  $V_{INDIFF}$  are defined as the average and the difference of the two input voltages  $V_{INP}$  and  $V_{INM},$  respectively:

$$V_{CM} = \frac{V_{INP} + V_{INM}}{2}$$

$$V_{INDIFF} = V_{INP} - V_{INM}$$

When the feedback ratios mismatch ( $\Delta\beta$ ), common mode to differential conversion occurs. Setting the differential input to zero (V<sub>INDIFF</sub> = 0), the degree of common mode to differential conversion is given by the equation:

$$V_{\text{OUTDIFF}} = V_{+\text{OUT}} - V_{-\text{OUT}} \approx (V_{\text{CM}} - V_{\text{OCM}}) \bullet \frac{\Delta\beta}{\beta_{\text{AVG}}}$$
(3)

In general, the degree of feedback pair mismatch is a source of common mode to differential conversion of both signals and noise. Using 0.1% resistors or better will mitigate most problems and will provide about 54dB worst case of common mode rejection. A low impedance ground plane should be used as a reference for both the input signal source and the V<sub>OCM</sub> pin.

There may be concern on how feedback factor mismatch affects distortion. Feedback factor mismatch from using 1% resistors or better, has a negligible effect on distortion. However, in single supply level shifting applications where there is a voltage difference between the input common mode voltage and the output common mode voltage, resistor mismatch can make the apparent voltage offset of the amplifier appear worse than specified.

The apparent input referred offset induced by feedback factor mismatch is derived from Equation (3):

 $V_{OSDIFF(APPARENT)} \approx (V_{CM} - V_{OCM}) \bullet \Delta\beta$ 

Using the LTC6419 in a single 5V supply application with 0.1% resistors, the input common mode grounded, and the  $V_{OCM}$  pin biased at 1.25V, the worst case mismatch can induce 1.25mV of apparent offset voltage.

### **Noise and Noise Figure**

The LTC6419's differential input referred voltage and current noise densities are 1.1nV/ $\sqrt{Hz}$  and 8.8pA/ $\sqrt{Hz}$ , respectively. In addition to the noise generated by the amplifier, the surrounding feedback resistors also contribute noise. A simplified noise model is shown in Figure 4. The output noise generated by both the amplifier and the feedback components is given by the equation:

$$e_{no} = \sqrt{\left[e_{ni} \bullet \left(1 + \frac{R_F}{R_I}\right)\right]^2 + 2 \bullet (i_n \bullet R_F)^2 + 2 \bullet \left(e_{nRI} \bullet \frac{R_F}{R_I}\right)^2 + 2 \bullet e_{nRF}^2}$$

6419fa



Figure 4. Simplified Noise Model

If the circuits surrounding the amplifier are well balanced, common mode noise  $(e_{nVOCM})$  of the amplifier does not appear in the differential output noise equation given above. A plot of this equation and a plot of the noise generated by the feedback components for the LTC6419 are shown in Figure 5.

The LTC6419's input referred voltage noise contributes the equivalent noise of a  $75\Omega$  resistor. When the feedback network is comprised of resistors whose values are larger than this, the output noise is resistor noise and amplifier current noise dominant. For feedback networks consisting of resistors with values smaller than  $75\Omega$ , the output noise is voltage noise dominant (see Figure 5).

Lower resistor values always result in lower noise at the penalty of increased distortion due to increased loading



Figure 5. LTC6419 Output Noise vs Noise Contributed by Feedback Network Alone

by the feedback network on the output. Higher resistor values will result in higher output noise, but typically improved distortion due to less loading on the output. For this reason, when LTC6419 is configured in a differential gain of 1, using feedback resistors of at least  $150\Omega$  is recommended.

To calculate noise figure (NF), a source resistance and the noise it generates should also come into consideration. Figure 6 shows a noise model for the amplifier which includes the source resistance ( $R_S$ ). To generalize the calculation, a termination resistor ( $R_T$ ) is included and its noise contribution is taken into account.

Now, the total output noise power (excluding the noise contribution of  $R_S$ ) is calculated as:





Figure 6. A More General Noise Model Including Source and Termination Resistors

Meanwhile, the output noise power due to noise of  $\mathsf{R}_{\mathsf{S}}$  is given by:

$$e_{no (RS)}^{2} = \left[e_{nRS} \bullet \frac{R_{F}}{R_{I}} \bullet \left(\frac{2R_{I}||R_{T}}{R_{S} + (2R_{I}||R_{T})}\right)\right]^{2}$$

Finally, noise figure can be obtained as:

 $NF = 10 \log \left( 1 + \frac{e_{n0}^{2}}{e_{n0}^{2} (RS)} \right)$ 

Figure 7 specifies the measured total output noise  $(e_{no})$ , excluding the noise contribution of source resistance, and noise figure (NF) of LTC6419 configured at closed loop gains ( $A_V = R_F/R_I$ ) of 1V/V, 2V/V and 5V/V. The circuits in the left column use termination resistors and transformers to match to the 50 $\Omega$  source resistance, while the circuits in the right column do not have such matching. For simplicity, DC-blocking and bypass capacitors have not been shown in the circuits, as they do not affect the noise results.



Figure 7. LTC6419 Measured Output Noise and Noise Figure at Different Closed Loop Gains with and without Source Impedance Matching 6419fa

### GBW vs f<sub>-3dB</sub>

Gain-bandwidth product (GBW) and –3dB frequency (f<sub>-3dB</sub>) have been both specified in the Electrical Characteristics table as two different metrics for the speed of the LTC6419. GBW is obtained by measuring the gain of the amplifier at a specific frequency (f<sub>TEST</sub>) and calculate gain • f<sub>TEST</sub>. To measure gain, the feedback factor (i.e.  $\beta = R_I/(R_I + R_F)$ ) is chosen sufficiently small so that the feedback loop does not limit the available gain of the LTC6419 at f<sub>TEST</sub>, ensuring that the measured gain is the open loop gain of the amplifier. As long as this condition is met, GBW is a parameter that depends only on the internal design and compensation of the amplifier and is a suitable metric to specify the inherent speed capability of the amplifier.

 $f_{-3dB}$ , on the other hand, is a parameter of more practical interest in different applications and is by definition the frequency at which the gain is 3dB lower than its low frequency value. The value of  $f_{-3dB}$  depends on the speed of the amplifier as well as the feedback factor. Since the LTC6419 is designed to be stable in a differential signal gain of 1 (where  $R_I = R_F$  or  $\beta = 1/2$ ), the maximum  $f_{-3dB}$  is obtained and measured in this gain setting, as reported in the Electrical Characteristics table.

In most amplifiers, the open loop gain response exhibits a conventional single-pole roll-off for most of the frequencies before crossover frequency and the GBW and  $f_{-3dB}$  numbers are close to each other. However, the LTC6419 is intentionally compensated in such a way that its GBW is significantly larger than its  $f_{-3dB}$ . This means that at lower frequencies (where the input signal frequencies typically lie, e.g. 100MHz) the amplifier's gain and thus the feedback loop gain is larger. This has the important advantage of further linearizing the amplifier and improving distortion at those frequencies.

Looking at the Frequency Response vs Closed Loop Gain graph in the Typical Performance Characteristics section of this data sheet, one sees that for a closed loop gain (A<sub>V</sub>) of 1 (where R<sub>I</sub> = R<sub>F</sub> = 150 $\Omega$ ), f<sub>-3dB</sub> is about 1.4GHz. However, for A<sub>V</sub> = 400 (where R<sub>I</sub> = 25 $\Omega$  and R<sub>F</sub> = 10k $\Omega$ ), the gain at 100MHz is close to 40dB = 100V/V, implying a GBW value of 10GHz.

### **Feedback Capacitors**

When the LTC6419 is configured in low differential gains, it is often advantageous to utilize a feedback capacitor (C<sub>F</sub>) in parallel with each feedback resistor (R<sub>F</sub>). The use of C<sub>F</sub> implements a pole-zero pair (in which the zero frequency is usually smaller than the pole frequency) and adds positive phase to the feedback loop gain around the amplifier. Therefore, if properly chosen, the addition of C<sub>F</sub> boosts the phase margin and improves the stability response of the feedback loop. For example, with R<sub>I</sub> = R<sub>F</sub> = 150 $\Omega$ , it is recommended for most general applications to use C<sub>F</sub> = 1.3pF across each R<sub>F</sub>. This value has been selected to maximize f<sub>-3dB</sub> for the LTC6419 while keeping the peaking of the closed loop gain versus frequency response under a reasonable level (<1dB). It also results in the highest frequency for 0.1dB gain flatness (f<sub>0.1dB</sub>).

However, other values of  $C_F$  can also be utilized and tailored to other specific applications. In general, a larger value for  $C_F$  reduces the peaking (overshoot) of the amplifier in both frequency and time domains, but also decreases the closed loop bandwidth ( $f_{-3dB}$ ). For example, while for a closed loop gain ( $A_V$ ) of 5,  $C_F = 0.8pF$  results in maximum  $f_{-3dB}$  (as previously shown in the Frequency Response vs Closed Loop Gain graph of this data sheet), if  $C_F = 1.2pF$ is used, the amplifier exhibits no overshoot in the time domain which is desirable in certain applications. Both the circuits discussed in this section have been shown in the Typical Applications section of this data sheet.

### **Board Layout and Bypass Capacitors**

For single supply applications, it is recommended that high quality  $0.1\mu$ F||1000pF ceramic bypass capacitors be placed directly between each V<sup>+</sup> pin and its closest V<sup>-</sup> pin with short connections. The V<sup>-</sup> pins (including the Exposed Pads) should be tied directly to a low impedance ground plane with minimal routing.

For dual (split) power supplies, it is recommended that additional high quality  $0.1\mu$ F||1000pF ceramic capacitors be used to bypass V<sup>+</sup> pins to ground and V<sup>-</sup> pins to ground, again with minimal routing.

For driving heavy differential loads (<200 $\Omega$ ), additional bypass capacitance may be needed for optimal perfor-

mance. Keep in mind that small geometry (e.g., 0603) surface mount ceramic capacitors have a much higher self-resonant frequency than do leaded capacitors, and perform best in high speed applications.

To prevent degradation in stability response, it is highly recommended that any stray capacitance at the input pins, +INA/–INA and +INB/–INB, be kept to an absolute minimum by keeping printed circuit connections as short as possible. This becomes especially true when the feedback resistor network uses resistor values greater than  $500\Omega$  in circuits with  $R_I = R_F$ .

At the output, always keep in mind the differential nature of the LTC6419, because it is critical that the load impedances seen by both outputs of each channel (stray or intended), be as balanced and symmetric as possible. This will help preserve the balanced operation of the LTC6419 that minimizes the generation of even-order harmonics and maximizes the rejection of common mode signals and noise.

The  $V_{OCMA}$  and  $V_{OCMB}$  pins should be bypassed to the ground plane with a high quality ceramic capacitor of at least  $0.01\mu$ F. This will prevent common mode signals and noise on these pins from being inadvertently converted to differential signals and noise by impedance mismatches both externally and internally to the IC.

### **Driving ADCs**

The LTC6419's ground-referenced input, differential output and adjustable output common mode voltage make it ideal for interfacing to differential input ADCs. These ADCs are typically supplied from a single-supply

voltage and have an optimal common mode input range near mid-supply. The LTC6419 interfaces to these ADCs by providing single-ended to differential conversion and common mode level shifting.

The sampling process of ADCs creates a transient that is caused by the switching in of the ADC sampling capacitor. This momentarily shorts the output of the amplifier as charge is transferred between amplifier and sampling capacitor. The amplifier must recover and settle from this load transient before the acquisition period has ended, for a valid representation of the input signal. The LTC6419 will settle quickly from these periodic load impulses. The RC network between the outputs of the driver and the inputs of the ADC decouples the sampling transient of the ADC (see Figure 8). The capacitance serves to provide the bulk of the charge during the sampling process, while the two resistors at the outputs of the LTC6419 are used to dampen and attenuate any charge injected by the ADC. The RC filter gives the additional benefit of band limiting broadband output noise. Generally, longer time constants improve SNR at the expense of settling time. The resistors in the decoupling network should be at least  $10\Omega$ . These resistors also serve to decouple the LTC6419 outputs from load capacitance. Too large of a resistor will leave insufficient settling time. Too small of a resistor will not properly dampen the load transient of the sampling process. prolonging the time required for settling. In 16-bit applications, this will typically require a minimum of eleven RC time constants. For lowest distortion, choose capacitors with low dielectric absorption (such as a COG multilayer ceramic capacitor).





Figure 8. Driving an ADC







Figure 10. LTC6419 Demo Board Layout

### TYPICAL APPLICATIONS



I/Q Demodulator Post-Amplifier with DC-Coupling and Level Shifting

#### Single-Ended to Differential Conversion Using LTC6419 and 50MHz Lowpass Filter (Only One Channel Shown)



### PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTC6419#packaging for the most recent package drawings.



# **REVISION HISTORY**

| REV | DATE  | DESCRIPTION      | PAGE NUMBER |
|-----|-------|------------------|-------------|
| А   | 05/17 | LQFN designation | All         |

# TYPICAL APPLICATIONS

LTC6419 Externally Compensated for Maximum Gain Flatness and for No-Overshoot Time-Domain Response



# **RELATED PARTS**

| PART NUMBER                                    | DESCRIPTION                                                                 | COMMENTS                                                                                             |
|------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| LTC6409                                        | 10GHz GBW, 1.1nV $\sqrt{Hz}$ Differential Amplifier/ADC Driver              | 88dB SFDR at 100MHz, I <sub>S</sub> = 52mA, 5V Supply, AC- or DC-Coupled Inputs                      |
| LTC6400-8/LTC6400-14/<br>LTC6400-20/LTC6400-26 | 1.8GHz Low Noise, Low Distortion, Differential ADC Drivers                  | -71dBc IM3 at 240MHz $1V_{P-P}$ per Tone, I <sub>S</sub> = 90mA, A <sub>V</sub> = 8dB/14dB/20dB/26dB |
| LTC6401-8/LTC6401-14/<br>LTC6401-20/LTC6401-26 | 1.3GHz Low Noise, Low Distortion, Differential ADC Drivers                  | –74dBc IM3 at 140MHz 1V <sub>P-P</sub> per Tone, I <sub>S</sub> = 50mA, $A_V = 8$ dB/14dB/20dB/26dB  |
| LTC6420-20                                     | Dual 1.8GHz Low Noise, Low Distortion, Differential ADC Drivers             | Dual Version of the LTC6400-20, $A_V = 20$ dB                                                        |
| LTC6421-20                                     | Dual 1.3GHz Low Noise, Low Distortion, Differential ADC Drivers             | Dual Version of the LTC6401-20, $A_V = 20$ dB                                                        |
| LTC6406/LTC6405                                | 3GHz/2.7GHz Low Noise, Rail-to-Rail Input Differential Amplifier/<br>Driver | -70dBc/-65dBc Distortion at 50MHz, $I_{\rm S}$ = 18mA, 1.6nV/ $\sqrt{\rm Hz}$ Noise, 3V/5V Supply    |
| LTC6430-15/LTC6430-20                          | 15dB/20dB Gain Block IF Amplifier—Differential                              | OIP3 = 50dBm at 240MHz, 20MHz to 1700MHz Bandwidth, 3.3dB/2.6dB NF                                   |
| LTC6417                                        | 1.6GHz Low Noise High Linearity Differential Buffer/ADC Driver              | $OIP3 = 41$ dBm at 300MHz; Can Drive 50 $\Omega$ Differential Output                                 |
| LTC6416                                        | 2GHz Low Noise, Differential 16-Bit ADC Buffer                              | –72.5dBc IM3 at 300MHz 1V <sub>P-P</sub> per Tone, 150mW on 3.6V<br>Supply                           |
| LTC2209                                        | 16-Bit, 160Msps ADC                                                         | 100dB SFDR, V <sub>DD</sub> = 3.3V, V <sub>CM</sub> = 1.25V                                          |
| LTC2262-14                                     | 14-Bit, 150Msps Ultralow Power 1.8V ADC                                     | 88dB SFDR, 149mW, V <sub>DD</sub> = 1.8V, V <sub>CM</sub> = 0.9V                                     |
| LTC2268-14/LTC2175-14/<br>LTM9011-14           | Dual/Quad/Octal 14-Bit, 125Msps Ultralow Power 1.8V ADCs                    | 88dB SFDR, 140mW per Channel, $V_{DD}$ = 1.8V, $V_{CM}$ = 0.9V                                       |



