### | Revision | Details | Date | |----------|-----------------------|-----------| | Rev 1.0 | Preliminary datasheet | Jun. 2018 | Alliance Memory Inc. 511 Taylor Way, San Carlos, CA 94070 TEL: (650) 610-6800 FAX: (650) 620-9211 Alliance Memory Inc. reserves the right to change products or specification without notice ### 8M x 32 Mobile LPDDR2 Synchronous DRAM (SDRAM) Advance (Rev. 1.0, Jun. /2018) #### **Features** - Fast clock rate: 400 MHz - Differential Clock inputs CK/CK# - JEDEC standard Compliant - Four-bit prefetch DDR architecture - Four internal banks, 2M x 32-bit for each bank - Double data rate architecture for command, address and data Bus - Bidirectional/differential data strobe per byte of data DQS/DQS# - Programmable Mode Registers - READ and WRITE latencies (RL/WL) - Burst length: 4, 8, or 16 - PASR (Partial Array Self Refresh) - Auto TCSR (Temperature Compensated Self Refresh) - Auto Refresh and Self Refresh - Deep power-down - 4096 refresh cycles / 32ms - Power supplies: - $-V_{DD1} = 1.8V (1.7V \sim 1.95V)$ - $-V_{DD2} = 1.2V (1.14V \sim 1.3V)$ - $-V_{DDCA}/V_{DDQ} = 1.2V (1.14V\sim1.3V)$ - Interface: HSUL\_12 - Operating Temperature: T<sub>C</sub> = -25 ~ 85°C - Package: 134-ball 10 x 11.5 x 1.0mm (max) FBGA - Pb Free and Halogen Free #### Overview The AS4C8M32MD2A LPDDR2 SDRAM is a high-speed CMOS, dynamic random-access memory containing 268,435,456 bits. It is internally configured as a 4 banks of 2,097,152 words by 32 bits memory device. The devices use double data rate architecture on the command/address (CA) bus to reduce the number of input pins in the system. The 10-bit CA bus contains command, address, and Bank/Row Buffer information. Each command uses one clock cycle, during which command information is transferred on both the positive and negative edge of the clock. LPDDR2 also use double data rate architecture on the DQ pins to achieve high speed operation. The double data rate architecture essentially is 4n prefetch а architecture with an interface designed to transfer two data bits per DQ every clock cycle at the I/O pins. A single read or write access for the LPDDR2 effectively consists of a single 4n-bit wide, one clock cycle data transfer at the internal SDRAM/ NVM core and four corresponding n-bit wide, onehalf-clock-cycle data transfers at the I/O pins. Read and write accesses to the LPDDR2 are burst oriented; accesses start at a selected location continue for a programmed number of locations in a programmed sequence. ### Table 1. Ordering Information | Product Part No. | Org. | Temperature | Max Clock (MHz) | Package | |--------------------|---------|---------------|-----------------|---------------| | AS4C8M32MD2A-25BCN | 8M x 32 | -25°C to 85°C | 400 | 134-ball FBGA | ### **Table 2. Speed Grade Information** | Speed Grade | Clock Frequency | RL | WL | t <sub>RCD</sub> (ns) | t <sub>RP</sub> (ns) | |-------------|-----------------|----|----|-----------------------|----------------------| | DDR2L-800 | 400 MHz | 6 | 3 | 18 | 18 | | Figure 1. | . Ball Assi | anment ( | (FBGA | Top View | ) | |-----------|-------------|----------|-------|----------|---| | | | , | | | , | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|-------|-------|--------|---|-------|-------------|-------------|------|-----------------|------| | Α | NC ( | NC | | | | | | | NC ( | NC | | В | NC ( | NC | NC | | VDD2 | VDD1 | <b>DQ31</b> | DQ29 | ) <b>DQ26</b> ( | NC | | С | VDD1 | vss | NC | | VSS | VSSQ | VDDQ | DQ25 | ) (VSSQ) | VDDQ | | D | vss | VDD2 | ZQ | | VDDQ | <b>DQ30</b> | <b>DQ27</b> | DQS3 | ) (DQS3#) ( | VSSQ | | Е | VSSCA | CA9 | CA8 | | DQ28 | DQ24 | DM3 | DQ15 | VDDQ ( | VSSQ | | F | VDDCA | CA6 | CA7 | | VSSQ | DQ11 | DQ13 | DQ14 | ) (DQ12) | VDDQ | | G | VDD2 | CA5 | VREFCA | | DQS1# | DQS1 | DQ10 | DQ9 | ) <b>DQ8</b> ( | VSSQ | | Н | VDDCA | vss | CK# | | DM1 | VDDQ | | | | | | J | VSSCA | NC | CK | | VSSQ | VDDQ | VDD2 | VSS | VREFDQ | | | K | CKE | NC | NC | | DM0 | VDDQ | | | | | | L | CS# | NC | NC | | DQS0# | DQS0 | DQ5 | DQ6 | ) <b>DQ7</b> ( | VSSQ | | М | CA4 | CA3 | CA2 | | VSSQ | DQ4 | DQ2 | DQ1 | ) <b>DQ3</b> | VDDQ | | N | VSSCA | VDDCA | CA1 | | DQ19 | DQ23 | DM2 | DQ0 | VDDQ ( | VSSQ | | Р | VSS | VDD2 | CA0 | | VDDQ | DQ17 | DQ20 | DQS2 | ) (DQS2#) ( | VSSQ | | R | VDD1 | VSS | NC | | VSS | VSSQ | VDDQ | DQ22 | ) (VSSQ) | VDDQ | | Т | NC ( | NC | NC | | VDD2 | VDD1 | DQ16 | DQ18 | ) (DQ21) ( | NC | | U | NC ( | NC | | | | | | | NC ( | NC | Figure 2. Block Diagram Figure 3. State Diagram NOTE 1. All banks are precharged in the idle state. Confidential - 5 of 75 - Rev.1.0 Jun. 2018 # **Ball Descriptions Table 2. Ball Details** | Symbol | Туре | Description | |------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK, CK# | Input | <b>Differential Clock:</b> CK and CK# are differential clock inputs. All CA inputs are sampled on both rising and falling edges of CK. CS# and CKE inputs are sampled at the rising edge of CK. AC timings are referenced to clock. | | CKE | Input | Clock Enable: CKE HIGH activates and CKE LOW deactivates the internal clock signals, input buffers, and output drivers. Power-saving modes are entered and exited via CKE transitions. CKE is considered part of the command code. CKE is sampled at the rising edge of CK. | | CS# | Input | <b>Chip Select:</b> CS# is considered part of the command code and is sampled at the rising edge of CK. | | CA0 – CA9 | Input | DDR Command/Address Inputs: Provide the command and address inputs according to the command truth table. | | DQ0 – DQ31 | Input /<br>Output | Data input/output: Bidirectional data bus. | | DQS0 - DQS3<br>DQS0# - DQS3# | Input /<br>Output | Data Strobe: The data strobe is bi-directional (used for read and write data) and differential (DQS and DQS#). It is output with read data and input with write data. DQS is edge-aligned to read data and centered with write data. DQS0 and DQS0# correspond to the data on DQ0 - DQ7. DQS1 and DQS1# correspond to the data on DQ8 - DQ15. DQS2 and DQS2# correspond to the data on DQ16 - DQ23. DQS3 and DQS3# correspond to the data on DQ24 - DQ31. | | DM0 – DM3 | Input | Input Data Mask: DM is an input mask signal for write data. Although DM balls are input-only, the DM loading is designed to match that of DQ and DQS balls. DM0 is the input data mask signal for the data on DQ0-7. DM1 is the input data mask signal for the data on DQ8-15. DM2 is the input data mask signal for the data on DQ16 – DQ23. DM3 is the input data mask signal for the data on DQ24 – DQ31. | | V <sub>DDQ</sub> | Supply | DQ Power Supply: Provide isolated power to DQs for improved noise immunity. | | Vssq | Supply | DQ Ground: Provide isolated ground to DQs for improved noise immunity. | | VDDCA | Supply | Command/address power supply: Command/address power supply. | | Vssca | Supply | Ground for Input Receivers | | V <sub>DD1</sub> | Supply | Core power: Supply 1. | | V <sub>DD2</sub> | Supply | Core power: Supply 2. | | Vss | Supply | Ground | | Vrefca, Vrefdq | Supply | Reference voltage: VREFCA is reference for command/address input buffers, VREFDQ is reference for DQ input buffers. | | ZQ | Reference | Reference Pin for Output Drive Strength Calibration | | NC | - | No Connect: No internal connection. | Confidential - 6 of 75 - Rev.1.0 Jun. 2018 ### **Truth Tables** Operation or timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the device must be powered down and then restarted through the specified initialization sequence before normal operation can continue. **Table 3. Command Truth Table** | | Con | nmand P | ins | | | | | CA | Pins | | | | | СК | |---------------------------------------|-------------------|---------|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|------|----------| | Command | Cł | | CS# | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CA7 | CA8 | CA9 | Edge | | | CK <sub>n-1</sub> | CKn | 00# | OAU | OA! | UAL | OA0 | OA4 | OAO | OAU | OA! | OA0 | 0,13 | 3 | | MRW | Н | Н | L | L | L | L | L | MA0 | MA1 | MA2 | MA3 | MA4 | MA5 | £ | | · · · · · · · · · · · · · · · · · · · | | | X | MA6 | MA7 | OP0 | OP1 | OP2 | OP3 | OP4 | OP5 | OP6 | OP7 | Ł | | MRR | Н | Н | L | L | L | L | Н | MA0 | MA1 | MA2 | MA3 | MA4 | MA5 | <u>_</u> | | WIKK | | П | Х | MA6 | MA7 | Х | Х | Х | Х | Х | Х | Х | Х | 7 | | Refresh | Н | н | Ш | L | L | Н | Н | Х | Х | Х | Х | Х | Х | <b>-</b> | | (All bank) | П | П | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 7 | | Enter | Н | _ | L | L | L | Н | Х | Х | Х | Х | Х | Х | Х | ₹ | | Self Refresh | Х | L | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Ŧ | | Antiveta | | - 11 | L | L | Н | R8 | R9 | R10 | R11 | R12 | BA0 | BA1 | Х | ₹ | | Activate | Н | Н | Х | R0 | R1 | R2 | R3 | R4 | R5 | R6 | R7 | Х | Х | Ŧ | | 147.7 | | | L | Н | L | L | RFU | RFU | C1 | C2 | BA0 | BA1 | Х | £ | | Write | Н | Н | Х | AP | C3 | C4 | C5 | C6 | C7 | Х | Х | Х | Х | Ŧ | | Dead | | н н | L | Н | L | Н | RFU | RFU | C1 | C2 | BA0 | BA1 | Х | ₹ | | Read | Н | | Х | AP | C3 | C4 | C5 | C6 | C7 | Х | Х | Х | Х | 7_ | | 5 . | | | L | Н | Н | L | Н | AB | Х | Х | BA0 | BA1 | Х | ₹ | | Precharge | H | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 7_ | | Det | | | L | Н | Н | L | L | Х | Х | Х | Х | Х | Х | £ | | BST | Н | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Ŧ | | Enter | Н | | L | Н | Н | L | Х | Х | Х | Х | Х | Х | Х | Ŧ | | DPD | Х | L | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 7Ł | | | | | L | Н | Н | Н | Х | Х | Х | Х | Х | Х | Х | Ŧ | | NOP | Н | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Ŧ | | Maintain | | | L | Н | Н | Н | Х | Х | Х | Х | Х | Х | Х | ₹ | | PD, SREF, DPD (NOP) | L | L | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 7_ | | | | | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | ₹ | | NOP | Н | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 7Ł | | Maintain | | | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | <b>_</b> | | PD, SREF, DPD (NOP) | L | L | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Ŧ | | Enter H | Н | | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | | Power Down | Х | L | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 7_ | | Exit | L | _ | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | ₹ | | PD, SREF, DPD | X | Н | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 7Ł | #### Notes: - 1. All commands are defined by the current state of CS#, CA0, CA1, CA2, CA3, and CKE at the rising edge of the - 2. Bank addresses (BA) determine which bank will be operated upon. - 3. AP HIGH during a READ or WRITE command indicates that an auto precharge will occur to the bank associated with the READ or WRITE command. - 4. "X" indicates a "Don't Care" state, with a defined logic level, either HIGH (H) or LOW (L). - 5. Self refresh exit and DPD exit are asynchronous. - 6. VREF must be between 0 and VDDQ during self refresh and DPD operation. - 7. CAxr refers to command/address bit "X" on the rising edge of clock.8. CAxf refers to command/address bit "X" on the falling edge of clock. - 9. CS# and CKE are sampled on the rising edge of the clock. - 10. The least-significant column address C0 is not transmitted on the CA bus, and is inferred to be zero. ### **Table 4. CKE Truth Table** Notes 1 - 5 apply to all parameters and conditions; L = LOW, H = HIGH, X = "Don't Care" | Current<br>State | CK <sub>n-1</sub> | <b>CK</b> n | CS# | Command n | Operation n | Next State | Note | |------------------|-------------------|-------------|-----|--------------------|-----------------------------------|----------------------|---------| | Active | L | L | Х | Х | Maintain active power-<br>down | Active power-down | | | power-down | L | Н | Н | NOP | Exit active power-down | Active | 6, 7 | | Idle | L | L | Х | × | Maintain active power-<br>down | ldle<br>power-down | | | power-down | L | Н | Н | NOP | Exit idle power-down | Idle | 6, 7 | | Resetting idle | L | L | Х | Х | Maintain resetting power-<br>down | Resetting power-down | | | power-down | L | Н | Н | NOP | Exit resetting power-down | Idle or resetting | 6, 7, 8 | | Deep | L | L | Х | Х | Maintain deep power-down | Deep<br>power-down | | | power-down | L | Н | Н | NOP | Exit deep power-down | Power-on | 9 | | Calfustusah | L | L | Х | Х | Maintain self refresh | Self refresh | | | Self refresh | L | Н | Н | NOP | Exit self refresh | Idle | 10, 11 | | Bank active | Н | L | Н | NOP | Enter active power-down | Active power-down | | | | Н | L | Н | NOP | Enter idle power-down | ldle<br>power-down | | | All banks idle | Н | L | L | Enter self refresh | Enter self refresh | Self refresh | | | | Н | L | L | DPD | Enter self refresh | Deep<br>power-down | | | Resetting | Н | L | Н | NOP | Enter resetting power-<br>down | Resetting power-down | | | Other states | Н | Н | | Ref | er to the command truth table | | | #### Notes: - 1. Current state = the state of the device immediately prior to the clock rising edge n. - 2. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 3. CKEn = the logic state of CKE at clock rising edge n; CKEn-1 was the state of CKE at the previous clock edge. - 4. CS# = the logic state of CS# at the clock rising edge n. - 5. Command n = the command registered at clock edge n, and operation n is a result of command n. - 6. Power-down exit time (tXP) must elapse before any command other than NOP is issued. - 7. The clock must toggle at least twice prior to the tXP period. - 8. Upon exiting the resetting power-down state, the device will return to the idle state if tINIT5 has expired. - 9. The DPD exit procedure must be followed as described in Deep Power-Down. - 10. Self refresh exit time (tXSR) must elapse before any command other than NOP is issued. - 11. The clock must toggle at least twice prior to the tXSR time. ### Table 5. Current State Bank n - Command to Bank n Notes 1 - 5 apply to all parameters and conditions | Current<br>State | Command | Operation | Next State | Note | |------------------|---------------------|-----------------------------------------|------------------------|---------------| | Any | NOP | Continue previous operation | Current state | | | | ACTIVATE | Select and activate row | Active | | | | Refresh (all banks) | Begin to refresh | Refreshing (all banks) | 6 | | lalla. | MRW | Load value to mode register | MR writing | 6 | | Idle | MRR | Read value from mode register | Idle, MR reading | | | | RESET | Begin device auto initialization | Resetting | 6, 7 | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 8, 9 | | | READ | Select column and start read burst | Reading | | | Daw astiva | WRITE | Select column and start write burst | Writing | | | Row active | MRR | Read value from mode register | Active MR reading | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 8 | | | READ | Select column and start new read burst | Reading | 10, 11 | | Reading | WRITE | Select column and start write burst | Writing | 10, 11,<br>12 | | | BST | Read burst terminate | Active | 13 | | | WRITE | Select column and start new write burst | Writing | 10, 11 | | Writing | READ | Select column and start read burst | Reading | 10, 11,<br>14 | | | BST | Write burst terminate | Active | 13 | | Power-on | MRW RESET | Begin device auto initialization | Resetting | 6, 8 | | Resetting | MRR | Read value from mode register | Resetting MR reading | | ### Notes: - 1. Values in this table apply when both CKE n-1 and CKEn are HIGH, and after tXSR or tXP has been met, if the previous state was power-down. - 2. All states and sequences not shown are illegal or reserved. - 3. Current state definitions: Idle: The bank or banks have been precharged, and tRP has been met. Active: A row in the bank has been activated, and tRCD has been met. No data bursts or accesses and no register accesses are in progress. Reading: A READ burst has been initiated with auto precharge disabled and has not yet terminated or been terminated. Writing: A WRITE burst has been initiated with auto precharge disabled and has not yet terminated or been terminated. 4. The states listed below must not be interrupted by a command issued to the same bank. NOP commands or supported commands to the other bank must be issued on any clock edge occurring during these states. Supported commands to the other banks are determined by that banks current state. Precharge: Starts with registration of a PRECHARGE command and ends when tRP is met. After tRP is met, the bank is in the idle state. Row activate: Starts with registration of an ACTIVATE command and ends when tRCD is met. After tRCD is met, the bank is in the active state. READ with AP enabled: Starts with registration of a READ command with auto precharge enabled and ends when tRP is met. After tRP is met, the bank is in the idle state. WRITE with AP enabled: Starts with registration of a WRITE command with auto precharge enabled and ends when tRP is met. After tRP is met, the bank is in the idle state. Confidential - 10 of 75 - Rev.1.0 Jun. 2018 - 5. The states listed below must not be interrupted by any executable command. NOP commands must be applied to each rising clock edge during these states. - Refresh (all banks): Starts with registration of a REFRESH (all banks) command and ends when tRFCab is met. After tRFCab is met, the device is in the all banks idle state. - Idle MR reading: Starts with registration of the MRR command and ends when tMRR is met. After tMRR is met, the device is in the all banks idle state. - Resetting MR reading: Starts with registration of the MRR command and ends when tMRR is met. After tMRR is met, the device is in the all banks idle state. - Active MR reading: Starts with registration of the MRR command and ends when tMRR is met. After tMRR is met, the bank is in the active state. - MR writing: Starts with registration of the MRW command and ends when tMRW is met. After tMRW is met, the device is in the all banks idle state. - Precharging all: Starts with registration of a PRECHARGE ALL command and ends when tRP is met. After tRP is met, the device is in the all banks idle state. - 6. Not bank-specific; requires that all banks are idle and no bursts are in progress. - 7. Not bank-specific. - 8. This command may or may not be bank specific. If all banks are being precharged, they must be in a valid state for precharging. - 9. If a PRECHARGE command is issued to a bank in the idle state, tRP still applies. - 10.A command other than NOP should not be issued to the same bank while a burst READ or burst WRITE with auto precharge is enabled. - 11. The new READ or WRITE command could be auto precharge enabled or auto precharge disabled. - 12.A WRITE command can be issued after the completion of the READ burst; otherwise, a BST must be issued to end the READ prior to asserting a WRITE command. - 13.Not bank-specific. The BST command affects the most recent READ/WRITE burst started by the most recent READ/WRITE command, regardless of bank. - 14.A READ command can be issued after completion of the WRITE burst; otherwise, a BST must be used to end the WRITE prior to asserting another READ command. Confidential - 11 of 75 - Rev.1.0 Jun. 2018 ### Table 6. Current State Bank n - Command to Bank m Notes 1 - 6 apply to all parameters and conditions | Current State<br>of Bank n | Command to<br>Bank m | Operation | Next State for Bank m | Note | |------------------------------|----------------------|---------------------------------------------------------------------|--------------------------------------|------------------| | Any | NOP | Continue previous operation | Current state of bank m | | | Idle | Any | Any command supported to bank m | - | 7 | | | ACTIVATE | Select and activate row in bank m | Active | 8 | | | READ | Select column and start READ burst from bank m | Reading | 9 | | Row activating,<br>Active or | WRITE | Select column and start WRITE burst to bank m | Writing | 9 | | precharging | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | , , , , , | MRR | READ value from mode register | Idle MR reading or active MR reading | 11,<br>12,<br>13 | | | BST | READ or WRITE burst terminates an ongoing READ/WRITE from/to bank m | Active | 7 | | Reading | READ | Select column and start READ burst from bank m | Reading | 9 | | (auto precharge disabled) | WRITE | Select column and start WRITE burst to bank m | Writing | 9,<br>14 | | • | ACTIVATE | Select and activate row in bank m | Active | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | Writing | READ | Select column and start READ burst from bank m | Reading | 9,<br>15 | | (auto precharge disabled) | WRITE | Select column and start WRITE burst to bank m | Writing | 9 | | | ACTIVATE | Select and activate row in bank m | Active | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | | READ | Select column and start READ burst from bank m | Reading | 9,<br>16 | | Reading with auto precharge | WRITE | Select column and start WRITE burst to bank m | Writing | 9,<br>14,<br>16 | | | ACTIVATE | Select and activate row in bank m | Active | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | Writing with | READ | Select column and start READ burst from bank m | Reading | 9,<br>15,<br>16 | | auto precharge | WRITE | Select column and start WRITE burst to bank m | Writing | 9,<br>16 | | | ACTIVATE | Select and activate row in bank m | Active | | | | PRECHARGE | Deactivate row(s) in bank or banks | Precharging | 10 | | Power-on | MRW RESET | Begin device auto initialization | Resetting | 17,<br>18 | | Resetting | MRR | Read value from mode register | Resetting MR reading | | #### Notes - 1. This table applies when: the previous state was self refresh or power-down; after tXSR or tXP has been met; and both CKEn -1 and CKEn are HIGH. - 2. All states and sequences not shown are illegal or reserved. - 3. Current state definitions: Idle: The bank has been precharged and tRP has been met. Active: A row in the bank has been activated, tRCD has been met, no data bursts or accesses and no register accesses are in progress. Read: A READ burst has been initiated with auto precharge disabled and the READ has not yet terminated or been terminated. Write: A WRITE burst has been initiated with auto precharge disabled and the WRITE has not yet terminated or been terminated. - 4. Refresh, self refresh, and MRW commands can only be issued when all banks are idle. - 5. A BST command cannot be issued to another bank; it applies only to the bank represented by the current state. Confidential - 12 of 75 - Rev.1.0 Jun. 2018 - 6. The states listed below must not be interrupted by any executable command. NOP commands must be applied during each clock cycle while in these states: - Idle MRR: Starts with registration of the MRR command and ends when tMRR has been met. After tMRR is met, the device is in the all banks idle state. - Reset MRR: Starts with registration of the MRR command and ends when tMRR has been met. After tMRR is met, the device is in the all banks idle state. - Active MRR: Starts with registration of the MRR command and ends when tMRR has been met. After tMRR is met, the bank is in the active state. - MRW: Starts with registration of the MRW command and ends when tMRW has been met. After tMRW is met, the device is in the all banks idle state. - 7. BST is supported only if a READ or WRITE burst is ongoing. - 8. tRRD must be met between the ACTIVATE command to bank n and any subsequent ACTIVATE command to bank m. - READs or WRITEs listed in the command column include READs and WRITEs with or without auto precharge enabled. - 10.A command other than NOP should not be issued to the same bank while a burst READ or burst WRITE with auto precharge is enabled. - 11.MRR is supported in the row-activating state. - 12.MRR is supported in the precharging state. - 13. The next state for bank m depends on the current state of bank m (idle, row-activating, precharging, or active). - 14.A WRITE command can be issued after the completion of the READ burst; otherwise a BST must be issued to end the READ prior to asserting a WRITE command. - 15.A READ command can be issued after the completion of the WRITE burst; otherwise, a BST must be issued to end the WRITE prior to asserting another READ command. - 16.A READ with auto precharge enabled or a WRITE with auto precharge enabled can be followed by any valid command to other banks provided that the timing restrictions in the PRECHARGE and Auto Precharge clarification table are met. - 17. Not bank-specific; requires that all banks are idle and no bursts are in progress. - 18.RESET command is achieved through MODE REGISTER WRITE command. ### **Table 7. DM Truth Table** | Functional Name | DM | DQ | Note | |-----------------|----|-------|------| | Write enable | L | Valid | 1 | | Write inhibit | Н | X | 1 | #### Notes: 1. Used to mask write data, and is provided simultaneously with the corresponding input data. Confidential - 13 of 75 - Rev.1.0 Jun. 2018 ### **Functional Description** This 256Mb Mobile LPDDR2 is a high-speed SDRAM internally configured as a 4 bank memory device. LPDDR2 devices use a double data rate architecture on the command/address (CA) bus to reduce the number of input pins in the system. The 10-bit CA bus is used to transmit command, address, and bank information. Each command uses one clock cycle, during which command information is transferred on both the rising and falling edges of the clock. LPDDR2-S4 devices use a double data rate architecture on the DQ pins to achieve highspeed operation. The double data rate architecture is essentially a 4n prefetch architecture with an interface designed to transfer two data bits per DQ every clock cycle at the I/O pins. A single read or write access for the LPDDR2-S4 effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal SDRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. Read and write accesses are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command followed by a READ or WRITE command. The address and BA bits registered coincident with the ACTIVATE command are used to select the row and bank to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access. ### Power-Up and Initialization The following sequence must be used to power up the device. Unless specified otherwise, this procedure is mandatory. Power-up and initialization by means other than those specified will result in undefined operation. #### 1. Voltage Ramp While applying power (after Ta), CKE must be held LOW ( $\leq 0.2 \times VDDCA$ ), and all other inputs must be between VILmin and VIHmax. The device outputs remain at High-Z while CKE is held LOW. On or before the completion of the voltage ramp (Tb), CKE must be held LOW. DQ, DM, DQS, and DQS# voltage levels must be between VSSQ and VDDQ during voltage ramp to avoid latchup. CK, CK#, CS#, and CA input levels must be between VSSCA and VDDCA during voltage ramp to avoid latchup. The following conditions apply for voltage ramp: - Ta is the point when any power supply first reaches 300mV. - Noted conditions apply between Ta and power-down (controlled or uncontrolled). - Tb is the point at which all supply and reference voltages are within their defined operating ranges. - Power ramp duration tINIT0 (Tb Ta) must not exceed 20ms. - For supply and reference voltage operating conditions, see the Recommended DC Operating Conditions table. - The voltage difference between any of VSS, VSSQ, and VSSCA pins must not exceed 100mV. ### Voltage Ramp Completion After Ta is reached: - VDD1 must be greater than VDD2 200mV - VDD1 and VDD2 must be greater than VDDCA 200mV - VDD1 and VDD2 must be greater than VDDQ 200mV - VREF must always be less than all other supply voltages Beginning at Tb, CKE must remain LOW for at least tINIT1 = 100ns, after which CKE can be asserted HIGH. The clock must be stable at least tINIT2 = $5 \times \text{tCK}$ prior to the first CKE LOW-to-HIGH transition (Tc). CKE, CS#, and CA inputs must observe setup and hold requirements (tIS, tIH) with respect to the first rising clock edge (and to subsequent falling and rising edges). If any MRRs are issued, the clock period must be within the range defined for tCKb (18ns to 100ns). MRWs can be issued at normal clock frequencies as long as all AC timings are met. Some AC parameters (for example, tDQSCK) could have relaxed timings (such as tDQSCKb) before the system is appropriately configured. While keeping CKE HIGH, NOP commands must be issued for at least tINIT3 = 200us (Td). #### 2. RESET Command After tINIT3 is satisfied, the MRW RESET command must be issued (Td). An optional PRECHARGE ALL command can be issued prior to the MRW RESET command. Wait at least tINIT4 while keeping CKE asserted and issuing NOP commands. #### 3. MRRs and Device Auto Initialization (DAI) Polling After tINIT4 is satisfied (Te), only MRR commands and power-down entry/exit commands are supported. After Te, CKE can go LOW in alignment with power-down entry and exit specifications. The MRR command can be used to poll the DAI bit, which indicates when device auto initialization is complete; otherwise, the controller must wait a minimum of tINIT5, or until the DAI bit is set, before proceeding. Because the memory output buffers are not properly configured by Te, some AC parameters must use relaxed timing specifications before the system is appropriately configured. After the DAI bit (MR0, DAI) is set to zero by the memory device (DAI complete), the device is in the idle state (Tf). DAI status can be determined by issuing the MRR command to MR0. The device sets the DAI bit no later than tINIT5 after the RESET command. The controller must wait at least tINIT5 or until the DAI bit is set before proceeding. #### 4. ZQ Calibration After tINIT5 (Tf), the MRW initialization calibration (ZQ calibration) command can be issued to the memory (MR10). This command is used to calibrate output impedance over process, voltage, and temperature. In systems where more than one Mobile LPDDR2 device exists on the same bus, the controller must not overlap MRW ZQ calibration commands. The device is ready for normal operation after tZQINIT. ### 5. Normal Operation After (Tg), MRW commands must be used to properly configure the memory (output buffer drive strength, latencies, etc.). Specifically, MR1, MR2, and MR3 must be set to configure the memory for the target frequency and memory configuration. After the initialization sequence is complete, the device is ready for any valid command. After Tg, the clock frequency can be changed using the procedure described in Input Clock Frequency Changes and Clock Stop with CKE HIGH. Figure 4. Power Ramp and Initialization Sequence **Table 8. Initialization Timing Parameters** | Parameter | Va | lue | Unit | Comment | |---------------------|-----|-----|-----------------|-------------------------------------------------------| | Parameter | Min | Max | Unit | Comment | | t <sub>INITO</sub> | - | 20 | ms | Maximum voltage ramp time | | t <sub>INIT1</sub> | 100 | - | ns | Minimum CKE LOW time after completion of voltage ramp | | t <sub>INIT2</sub> | 5 | - | t <sub>CK</sub> | Minimum stable clock before first CKE HIGH | | t <sub>INIT3</sub> | 200 | - | us | Minimum idle time after first CKE assertion | | t <sub>INIT4</sub> | 1 | - | us | Minimum idle time after RESET command | | t <sub>INIT5</sub> | - | 10 | us | Maximum duration of device auto initialization | | t <sub>ZQINIT</sub> | 1 | - | us | ZQ initial calibration (S4 devices only) | | t <sub>CKb</sub> | 18 | 100 | ns | Clock cycle time during boot | Confidential - 15 of 75 - Rev.1.0 Jun. 2018 ### Initialization After RESET (Without Voltage Ramp) If the RESET command is issued before or after the power-up initialization sequence, the reinitialization procedure must begin at Td. #### Power-Off While powering off, CKE must be held LOW ( $\leq 0.2 \times VDDCA$ ); all other inputs must be between VILmin and VIHmax. The device outputs remain at High-Z while CKE is held LOW. DQ, DM, DQS, and DQS# voltage levels must be between VSSQ and VDDQ during the power-off sequence to avoid latchup. CK, CK#, CS#, and CA input levels must be between VSSCA and VDDCA during the power-off sequence to avoid latchup. Tx is the point where any power supply drops below the minimum value specified in the Recommended DC Operating Conditions table. Tz is the point where all power supplies are below 300mV. After Tz, the device is powered off. Required Power Supply Conditions Between Tx and Tz: - VDD1 must be greater than VDD2 200mV - VDD1 must be greater than VDDCA 200mV - VDD1 must be greater than VDDQ 200mV - VREF must always be less than all other supply voltages The voltage difference between VSS, VSSQ, and VSSCA must not exceed 100mV. For supply and reference voltage operating conditions, see Recommended DC Operating Conditions table. #### **Uncontrolled Power-Off** When an uncontrolled power-off occurs, the following conditions must be met: - At Tx, when the power supply drops below the minimum values specified in the Recommended DC Operating Conditions table, all power supplies must be turned off and all power-supply current capacity must be at zero, except for any static charge remaining in the system. - After Tz (the point at which all power supplies first reach 300mV), the device must power off. The time between Tx and Tz must not exceed tPOFF. During this period, the relative voltage between power supplies is uncontrolled. VDD1 and VDD2 must decrease with a slope lower than 0.5 V/us between Tx and Tz. An uncontrolled power-off sequence can occur a maximum of 400 times over the life of the device. ### **Table 9. Power-Off Timing** | Parameter | Symbol | Min | Max | Unit | |-----------------------------|------------|-----|-----|------| | Maximum power-off ramp time | $t_{POFF}$ | - | 2 | sec | ### Mode Register Definition The MRR command is used to read from a register. The MRW command is used to write to a register. An "R" in the access column of the mode register assignment table indicates read-only; a "W" indicates write-only; "R/W" indicates read or write capable or enabled. Table 10. Mode Register Assignments | MR# | MA[7:0] | Function | Access | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | |---------|---------|--------------------------|----------|---------------|-----------|-----|----------|-------------|-------|-----------|-----| | 0 | 00h | Device info | R | | RFU | | RZ | <u>Z</u> QI | DNVI | DI | DAI | | 1 | 01h | Device feature 1 | W | nV | VR (for A | AP) | WC | ВТ | | BL | | | 2 | 02h | Device feature 2 | W | RFU RL and WL | | | | | id WL | | | | 3 | 03h | I/O config-1 | W | | R | FU | | | D | S | | | 4 | 04h | SDRAM refresh rate | R | TUF | | R | FU | | R | efresh ra | ite | | 5 | 05h | Basic config-1 | R | | | LPD | DR2 Ma | nufactur | er ID | | | | 6 | 06h | Basic config-2 | R | | | | Revisi | on ID1 | | | | | 7 | 07h | Basic config-3 | R | | | | Revisi | on ID2 | | | | | 8 | 08h | Basic config-4 | R | I/O v | width | | Der | nsity | | Ту | ре | | 9 | 09h | Test mode | W | | | Ven | dor-spec | ific test r | node | | | | 10 | 0Ah | I/O calibration | W | | | | Calibrat | ion code | | | | | 11-15 | 0Bh-0Fh | Reserved | - | | | | RI | FU | | | | | 16 | 10h | PASR_Bank | W | | | | Bank | mask | | | | | 17 | 11h | Do not use | W | | | | RI | FU | | | | | 18-19 | 12h-13h | Reserved | - | | | | RI | FU | | | | | 20-31 | 14h-1Fh | | | | RFU | l | | | | | | | 32 | 20h | DQ calibration pattern A | R | | | S | ee "DQ ( | Calibratio | n" | | | | 33-39 | 21h-27h | Do not use | | | | | | | | | | | 40 | 28h | DQ calibration pattern B | R | | | S | ee "DQ ( | Calibratio | n" | | | | 41-47 | 29h-2Fh | Do not use | | | | | | | | | | | 48-62 | 30h-3Eh | Reserved | - | | | | RI | FU | | | | | 63 | 3Fh | RESET | W | | | | 2 | X | | | | | 64-126 | 40h-7Eh | Reserved | - RFU | | | | | | | | | | 127 | 7Fh | Do not use | | | | | | | | | | | 128-190 | 80h-BEh | Reserved for vendor use | se RFU | | | | | | | | | | 191 | BFh | Do not use | | | | | | | | | | | 192-254 | C0h-FEh | Reserved for vendor use | ruse RFU | | | | | | | | | | 255 | FFh | Do not use | | | | | | | | | | ### Notes: - 1. RFU bits must be set to 0 during MRW. - 2. RFU bits must be read as 0 during MRR. - 3. For READs to a write-only or RFU register, DQS will be toggled and undefined data is returned. - 4. RFU mode registers must not be written. - 5. WRITEs to read-only registers must have no impact on the functionality of the device. ### Table 11. MR0 Device Information | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | |------------------------|-------------------|-------------|-----------------|---------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|--| | | RFU | | RZQI (Optional) | | DNVI | DI | DAI | | | | DAI (Device | Auto-Initializati | on Status) | Read-only | OP0 | | 0b: DAI complete 1b: DAI still in progress | | | | | DI (Device In | formation) | | Read-only | OP1 | 0b: SDRAM | | | | | | DNVI (Data N | Not Valid Inforn | nation) | Read-only | OP2 | 0b: DNV not supported | | | | | | RZQI<br>(Built in Self | Test for RZQ I | nformation) | Read-only | OP[4:3] | 01b: ZQ-pin n<br>10b: ZQ-pin n<br>11b: ZQ-pin s<br>condition | test not suppo<br>nay connect to<br>may short to G<br>self test comple<br>n detected (ZC<br>to V <sub>DD</sub> or float | V <sub>DDCA</sub> or float<br>ND<br>eted, no error<br>2-pin may not | | | #### Notes: - 1. RZQI, if supported, will be set upon completion of the MRW ZQ Initialization Calibration command. - 2. If ZQ is connected to V<sub>DDCA</sub> to set default calibration, OP[4:3] shall be set to 01. If ZQ is not connected to V<sub>DDCA</sub>, either OP[4:3]=01 or OP[4:3]=10 might indicate a ZQ-pin assembly error. It is recommended that the assembly error is corrected. - 3. In the case of possible assembly error (either OP[4:3]=01 or OP[4:3]=10 per Note 4), the LPDDR2 device will default to factory trim settings for RON, and will ignore ZQ calibration commands. In either case, the system may not function as intended. - 4. In the case of the ZQ self-test returning a value of 11b, this result indicates that the device has detected a resistor connection to the ZQ pin. However, this result cannot be used to validate the ZQ resistor value or that the ZQ resistor tolerance meets the specified limits (i.e. 240-ohm +/-1%). **Table 12. MR1 Device Information** | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | |------------|-----------------|-----|------------|----------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------|-----|--| | | nWR (for AP) | | WC | BT | BL | | | | | BL | | | Write-only | OP[2:0] | 011b: BL8<br>100b: BL16 | | | | | ВТ | | | Write-only | OP3 | | 0b: Sequential (default) 1b: Interleaved | | | | WC | | | Write-only | OP4 | 0b: Wrap (default) 1b: No wrap | | | | | nWR = numb | per of tWR cloc | k | Write-only | OP[7:5] <sup>1</sup> | 001b: nWR=<br>010b: nWR=<br>011b: nWR=<br>100b: nWR=<br>101b: nWR=<br>110b: nWR=<br>All others: res | 4 `<br>5<br>6<br>7<br>8 | | | #### Notes: 1. The programmed value in nWR register is the number of clock cycles that determines when to start internal precharge operation for a WRITE burst with AP enabled. It is determined by RU ( $t_{WR}/t_{CK}$ ). Confidential - 18 of 75 - Rev.1.0 Jun. 2018 Table 13. Burst Sequence by BL, BT, and WC | BL | вт | C3 | C2 | C1 | CO | wc | | | | Βι | ırst C | ycle N | lumbe | r and | Burst | Addre | ess Se | quen | се | | | | |----------|-----|----|----|----|----|-------|---|-------------|-------------|-------------|--------|--------|--------|---------|-------|-------|--------|------|----|-----|----|----| | DL | ы | CS | C2 | Ci | CU | WC | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | Λον | Χ | Χ | 0b | 0b | W | 0 | 1 | 2 | 3 | | | | | | | | | | | | | | 4 | Any | Χ | Χ | 1b | 0b | VV | 2 | 3 | 0 | 1 | | | | | | | | | | | | | | | Any | Χ | Χ | Χ | 0b | NW | у | <b>y</b> +1 | <b>y</b> +2 | <b>y</b> +3 | | | | | | | | | | | | | | | | Χ | 0b | 0b | 0b | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | | | | | | Seq | Χ | 0b | 1b | 0b | | 2 | | | | | | | | | | | | | | | | | | Ocq | Χ | 1b | 0b | 0b | | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | | | | | | | | | | | Χ | 1b | 1b | 0b | w | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | | | | | | | | | | 8 | | Χ | 0b | 0b | 0b | ** | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | | | | | | Int | Χ | 0b | 1b | 0b | | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | | | | | | | | | | | Χ | 1b | 0b | 0b | | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | | | | | | | | | | _ | Х | 1b | 1b | 0b | | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | | | | | | | | | | Any | Х | Χ | Χ | 0b | NW | | | | | | | | al (not | | | | _ | | | | | | | | 0b | 0b | 0b | 0b | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | | | 0b | 0b | 1b | 0b | | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | C | D | E | F | 0 | 1 | | | | 0b | 1b | 0b | 0b | | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | 0 | 1 | 2 | 3 | | | Seq | 0b | 1b | 1b | 0b | | 6 | 7 | 8 | 9 | A | В | C | D | E | F | 0 | 1 | 2 | 3 | 4 | 5 | | 16 | | 1b | 0b | 0b | 0b | W | 8 | 9 | A | В | C | D | E | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | 1b | 0b | 1b | 0b | | A | В | C | D | E | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | - / | 8 | 9 | | | | 1b | 1b | 0b | 0b | | C | D | E | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | | | 14 | 1b | 1b | 1b | 0b | ļ | Е | F | 0 | 1 | 2 | 3 | 4 | 5 | 6 | - / | 8 | 9 | Α | В | С | D | | | Int | X | X | X | 0b | NIVA/ | | | | | | | | al (not | | | | | | | | | | NI - 4 - | Any | Χ | Χ | Χ | 0b | NW | | | | | | | illega | al (not | suppo | rted) | | | | | | | #### Notes: - 1. C0 input is not present on CA bus. It is implied zero. - 2. "W" means Wrap, "NW" means No Wrap, "Any" means Sequential and interleaved." Seq" means sequential and "Int" means interleaved. - 3. For No-wrap (NW), BL4, the burst shall not cross the page boundary and shall not cross sub-page boundary. The variable y may start at any address with C0 equal to 0 and may not start at any address in Table. Non Wrap Restrictions below for the respective density and bus width combinations. **Table 14. No-Wrap Restrictions** | Width | 256Mb | |----------|-------------------------| | Cannot c | ross full-page boundary | | x32 | FE, FF, 00, 01 | | Cannot c | ross sub-page boundary | | x32 | None | ### Notes: 1. No-wrap BL = 4 data orders shown are prohibited. Table 15. MR2 Device Feature 2 | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | |-----------|-----|------------|---------|----------------------------------------------------------------------------------------------------------------|---------------------------------|-----|-----|--| | | RI | <b>-</b> U | | RL and WL | | | | | | RL and WL | | Write-only | OP[3:0] | 0001b: RL3/V<br>0010b: RL4/V<br>0011b: RL5/V<br>0100b: RL6/V<br>0101b: RL7/V<br>0110b: RL8/V<br>All others: Re | VL2<br>VL2<br>VL3<br>VL4<br>VL4 | | | | Confidential - 19 of 75 - Rev.1.0 Jun. 2018 ### Table 16. MR3 I/O Configuration 1 | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | |-----|------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|-----|--|--|--| | | RF | -U | | | DS | | | | | | | DS | Write-only | OP[ | 3:0] | 0000b: Resel<br>0001b: 34.3 c<br>0010b: 40 oh<br>0011b: 48 oh<br>0100b: 60 oh<br>0101b: Resel<br>0110b: 80 oh<br>0111b: 120 o | ohm typical<br>m typical (defa<br>m typical<br>m typical<br>rved<br>m typical<br>hm typical | ult) | | | | | ### **Table 17. MR4 Device Temperature** | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------|--|--| | TUF | | RF | -U | SDRAM refresh rate | | | | | | | SDRAM refre | esh rate | Read-only | OP[2:0] | 010b: 2 × t <sub>REF</sub><br>011b: 1 × t <sub>REF</sub><br>100b: Reserv<br>101b: 0.25 ×<br>derate<br>110b: 0.25 ×<br>SDRAM | $_{\text{FI}}$ , $4 \times t_{\text{REFI}}$ pb, $4 \times t_{\text{REFI}}$ pb, $4 \times t_{\text{REFI}}$ pb, $4 \times t_{\text{REFI}}$ pb, $4 \times t_{\text{REFI}}$ ped $4 \times t_{\text{REFI}}$ , $0.25 \times t_{\text{RI}}$ ps $4 \times t_{\text{REFI}}$ t_{$ | $2 \times t_{REFW}$ $1 \times t_{REFW}$ ( $\leq 85^{\circ}$ $_{EFI}$ pb, $0.25 \times t_{REFW}$ | <sub>EFW</sub> , do not | | | | Temperature update flag Read-only OP7 Ob: OP[2:0] value has not changed since late the composition of | | | | | | | | | | ### Notes: - 1. A Mode Register Read from MR4 will reset OP7 to 0. - 2. OP7 is reset to 0 at power-up. - 3. If OP2 = 1, the device temperature is greater than 85°C. - 4. OP7 is set to 1 if OP[2:0] has changed at any time since the last read of MR4. - 5. The device might not operate properly when OP[2:0] = 000b or 111b. - 6. For specified operating temperature range and maximum operating temperature, refer to the Operating Temperature Range table. - 7. LPDDR2 devices must be derated by adding 1.875ns to the following core timing parameters: t<sub>RCD</sub>, t<sub>RC</sub>, t<sub>RAS</sub>, t<sub>RP</sub>, and t<sub>RRD</sub>. The t<sub>DQSCK</sub> parameter must be derated as specified in AC Timing. Prevailing clock frequency specifications and related setup and hold timings remain unchanged. - 8. The recommended frequency for reading MR4 is provided in Temperature Sensor. ### Table 18. MR5 LPDDR2 Manufacturer ID | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | | |--------------------------------------------------------|------------------------|-----|-----|-----|-----|-----|-----|--|--|--|--| | | LPDDR2 Manufacturer ID | | | | | | | | | | | | Manufacturer ID Read-only OP[7:0] 0000 0100b: Alliance | | | | | | | | | | | | Confidential - 20 of 75 - Rev.1.0 Jun. 2018 ### Table 19. MR8 Basic Configuration 4 | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | |-----------|-------|-----------|---------|-------------|-----|-----|-----| | I/O v | vidth | Density | | | | Ту | ре | | Туре | | Read-only | OP[1:0] | 00b: S4 SDR | AM | | | | Density | | Read-only | OP[5:2] | 0010b: 256M | b | | | | I/O width | | Read-only | OP[7:6] | 00b: x32 | | | | ### Table 20. MR10 ZQ Calibration | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | | | |---------------|------------------|------------|-----|-------------|-----|-----|---------------|--|--|--| | | Calibration Code | | | | | | | | | | | Calibration C | ode | Write Only | | 1010 1011b: | | on | nitialization | | | | ### Notes: - 1. Host processor must not write MR10 with reserved values. - 2. The device ignores calibration commands when a reserved value is written into MR10. - 3. See AC timing table for the calibration latency. - 4. If ZQ is connected to V<sub>SSCA</sub> through RZQ, either the ZQ calibration function (see the section of "Mode Register Write ZQ Calibration Command") or default calibration (through the ZQRESET command) is supported. If ZQ is connected to V<sub>DDCA</sub>, the device operates with default calibration, and ZQ calibration commands are ignored. In both cases, the ZQ connection shall not change after power is applied to the device. ### Table 21. MR16 Bank Mask | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | |-----------|-----|------------|---------|-----------------------------------------------------------------------|-----|-----|-----|--| | RFU | | | | Bank Mask | | | | | | Bank Mask | | Write-only | OP[3:0] | 0b: refresh enable to the bank (default) 1b: refresh blocked (masked) | | | | | | OP | Bank Mask | 4-Bank | |----|-----------|--------| | 0 | XXXXXXX1 | Bank 0 | | 1 | XXXXXX1X | Bank 1 | | 2 | XXXXX1XX | Bank 2 | | 3 | XXXX1XXX | Bank 3 | Confidential - 21 of 75 - Rev.1.0 Jun. 2018 ### ACTIVATE Command The ACTIVATE command is issued by holding CS# LOW, CA0 LOW, and CA1 HIGH at the rising edge of the clock. The bank addresses BA0 - BA1 are used to select the desired bank. Row addresses are used to determine which row to activate in the selected bank. The ACTIVATE command must be applied before any READ or WRITE operation can be executed. The device can accept a READ or WRITE command at tRCD after the ACTIVATE command is issued. After a bank has been activated, it must be precharged before another ACTIVATE command can be applied to the same bank. The bank active and precharge times are defined as tRAS and tRP, respectively. The minimum time interval between successive ACTIVATE commands to the same bank is determined by the RAS cycle time of the device (tRC). The minimum time interval between ACTIVATE commands to different banks is tRRD ### Read and Write Access Modes After a bank is activated, a READ or WRITE command can be issued with CS# LOW, CA0 HIGH, and CA1 LOW at the rising edge of the clock. CA2 must also be defined at this time to determine whether the access cycle is a READ operation (CA2 HIGH) or a WRITE operation (CA2 LOW). A single READ or WRITE command initiates a burst READ or burst WRITE operation on successive clock cycles. A new burst access must not interrupt the previous 4-bit burst operation when BL = 4. When BL = 8 or BL = 16, READs can be interrupted by READs and WRITEs can be interrupted by WRITEs, provided that the interrupt occurs on a 4-bit boundary and that tCCD is met. #### - Burst READ Command The burst READ command is initiated with CS# LOW, CA0 HIGH, CA1 LOW, and CA2 HIGH at the rising edge of the clock. The command address bus inputs, CA5r - CA6r and CA1f - CA9f, determine the starting column address for the burst. The read latency (RL) is defined from the rising edge of the clock on which the READ command is issued to the rising edge of the clock from which the tDQSCK delay is measured. The first valid data is available RL × tCK + tDQSCK + tDQSQ after the rising edge of the clock when the READ command is issued. The data strobe output is driven LOW tRPRE before the first valid rising strobe edge. The first bit of the burst is synchronized with the first rising edge of the data strobe. Each subsequent data-out appears on each DQ pin, edgealigned with the data strobe. The RL is programmed in the mode registers. Pin input timings for the data strobe are measured relative to the crosspoint of DQS and its complement, DQS#. #### - Burst WRITE Command The burst WRITE command is initiated with CS# LOW, CA0 HIGH, CA1 LOW, and CA2 LOW at the rising edge of the clock. The command address bus inputs, CA5r – CA6r and CA1f – CA9f, determine the starting column address for the burst. Write latency (WL) is defined from the rising edge of the clock on which the WRITE command is issued to the rising edge of the clock from which the tDQSS delay is measured. The first valid data must be driven WL × tCK + tDQSS from the rising edge of the clock from which the WRITE command is issued. The data strobe signal (DQS) must be driven LOW tWPRE prior to data input. The burst cycle data bits must be applied to the DQ pins tDS prior to the associated edge of the DQS and held valid until tDH after that edge. Burst data is sampled on successive edges of the DQS until the 4-, 8-, or 16-bit burst length is completed. After a burst WRITE operation, tWR must be satisfied before a PRECHARGE command to the same bank can be issued. Pin input timings are measured relative to the crosspoint of DQS and its complement, DQS#. Figure 5. Data input (write) timing ### BURST TERMINATE Command The BURST TERMINATE (BST) command is initiated with CS# LOW, CA0 HIGH, CA1 HIGH, CA2 LOW, and CA3 LOW at the rising edge of the clock. A BST command can only be issued to terminate an active READ or WRITE burst. Therefore, a BST command can only be issued up to and including BL/2 - 1 clock cycles after a READ or WRITE command. The effective burst length of a READ or WRITE command truncated by a BST command is as follows: - Effective burst length = $2 \times$ (number of clock cycles from the READ or WRITE command to the BST command). - If a READ or WRITE burst is truncated with a BST command, the effective burst length of the truncated burst should be used for BL when calculating the minimum READ to WRITE or WRITE to READ delay. - The BST command only affects the most recent READ or WRITE command. The BST command truncates an ongoing READ burst RL × tCK + tDQSCK + tDQSQ after the rising edge of the clock where the BST command is issued. The BST command truncates an ongoing WRITE burst WL × tCK + tDQSS after the rising edge of the clock where the BST command is issued. - The 4-bit prefetch architecture enables BST command assertion on even clock cycles following a WRITE or READ command. The effective burst length of a READ or WRITE command truncated by a BST command is thus an integer multiple of four. ### PRECHARGE Command The PRECHARGE command is used to precharge or close a bank that has been activated. The PRECHARGE command is initiated with CS# LOW, CA0 HIGH, CA1 HIGH, CA2 LOW, and CA3 HIGH at the rising edge of the clock. The PRECHARGE command can be used to precharge each bank independently or all banks simultaneously. For 4-bank devices, the AB flag and bank address bits BA0 and BA1 are used to determine which bank(s) to precharge. The precharged bank(s) will be available for subsequent row access tRPab after an all bank PRECHARGE command is issued, or tRPpb after a single-bank PRECHARGE command is issued. For 4-bank devices, tRPab is equal to tRPpb. ACTIVATE to PRECHARGE timing is shown in ACTIVATE Command. Table 22. Bank selection for Precharge by address bits | AB (CA4r) | BA1 (CA8r) | BA0 (CA7r) | Precharged Bank(s)<br>4-bank device | |-----------|------------|------------|-------------------------------------| | 0 | 0 | 0 | Bank 0 only | | 0 | 0 | 1 | Bank 1 only | | 0 | 1 | 0 | Bank 2 only | | 0 | 1 | 1 | Bank 3 only | | 1 | Х | X | All Banks | ### READ Burst Followed by PRECHARGE For the earliest possible precharge, the PRECHARGE command can be issued BL/2 clock cycles after a READ command. A new bank ACTIVATE command can be issued to the same bank after the row precharge time (tRP) has elapsed. A PRECHARGE command cannot be issued until after tRAS is satisfied. The minimum READ-to-PRECHARGE time (tRTP) must also satisfy a minimum analog time from the rising clock edge that initiates the last 4-bit prefetch of a READ command. tRTP begins BL/2 - 2 clock cycles after the READ command. If the burst is truncated by a BST command, the effective BL value is used to calculate when tRTP begins. ### WRITE Burst Followed by PRECHARGE For WRITE cycles, a WRITE recovery time (tWR) must be provided before a PRECHARGE command can be issued. tWR delay is referenced from the completion of the burst WRITE. The PRECHARGE command must not be issued prior to the tWR delay. For WRITE to PRECHARGE timings see PRECHARGE and Auto Precharge Clarification table. These devices write data to the array in prefetch quadruples (prefetch = 4). An internal WRITE operation can only begin after a prefetch group has been completely latched. The minimum WRITE-to-PRECHARGE time for commands to the same bank is WL + BL/2 + 1 + RU (tWR/tCK) clock cycles. For an untruncated burst, BL is the value from the Mode Register. For an truncated burst, BL is the effective burst length. ### Auto Precharge Before a new row can be opened in an active bank, the active bank must be precharged using either the PRECHARGE command or the auto precharge function. When a READ or WRITE command is issued to the device, the auto precharge bit (AP) can be set to enable the active bank to automatically begin precharge at the earliest possible moment during the burst READ or WRITE cycle. If AP is LOW when the READ or WRITE command is issued, then normal READ or WRITE burst operation is executed and the bank remains active at the completion of the burst. If AP is HIGH when the READ or WRITE command is issued, the auto precharge function is engaged. This feature enables the PRECHARGE operation to be partially or completely hidden during burst READ cycles (dependent upon READ or WRITE latency), thus improving system performance for random data access. ### READ Burst with Auto Precharge If AP (CA0f) is HIGH when a READ command is issued, the READ with auto precharge function is engaged. These devices start an auto precharge on the rising edge of the clock BL/2 or BL/2 - 2 + RU(tRTP/tCK) clock cycles later than the READ with auto precharge command, whichever is greater. For auto precharge calculations see see PRECHARGE and Auto Precharge Clarification table. Following an auto precharge operation, an ACTIVATE command can be issued to the same bank if the following two conditions are satisfied simultaneously: - The RAS precharge time (tRP) has been satisfied from the clock at which the auto precharge begins. - The RAS cycle time (tRC) from the previous bank activation has been satisfied. ### WRITE Burst with Auto Precharge If AP (CA0f) is HIGH when a WRITE command is issued, the WRITE with auto precharge function is engaged. The device starts an auto precharge at the clock rising edge tWR cycles after the completion of the burst WRITE. Following a WRITE with auto precharge, an ACTIVATE command can be issued to the same bank if the following two conditions are met: - The RAS precharge time (tRP) has been satisfied from the clock at which the auto precharge begins. - The RAS cycle time (tRC) from the previous bank activation has been satisfied. ### Table 23. PRECHARGE and Auto Precharge Clarification | From<br>Command | To Command | Minimum Delay Between<br>Commands | Unit | Note | |-----------------|--------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | READ | PRECHARGE to same bank as READ | BL/2 + max (2, RU(t <sub>RTP</sub> /t <sub>CK</sub> )) - 2 | tck | 1 | | KLAD | PRECHARGE ALL | BL/2 + max (2, RU( $t_{RTP}/t_{CK}$ )) - 2 | t <sub>CK</sub> | 1 | | BST | PRECHARGE to same bank as READ | 1 | t <sub>CK</sub> | 1 | | (for READ) | PRECHARGE ALL | 1 | t <sub>CK</sub> | 1 | | | PRECHARGE to same bank as READ w/AP | BL/2 + max (2, RU(t <sub>RTP</sub> /t <sub>CK</sub> )) - 2 | tcĸ | 1,2 | | | PRECHARGE ALL | BL/2 + max (2, RU( $t_{RTP}/t_{CK}$ )) - 2 | t <sub>CK</sub> | 1 | | | ACTIVATE to same bank as READ w/AP | BL/2 + max (2, RU( $t_{RTP}/t_{CK}$ )) - 2 + RU( $t_{RPpb}/t_{CK}$ ) | tck<br>tck<br>tck<br>tck<br>tck | 1 | | READ w/AP | WRITE or WRITE w/AP (same bank) | Illegal | t <sub>CK</sub> | 3 | | | WRITE or WRITE w/AP (different bank) | RL + BL/2 + RU(t <sub>DQSCKmax</sub> /t <sub>CK</sub> )<br>- WL + 1 | tck | 3 | | | READ or READ w/AP (same bank) | Illegal | tcĸ | 3 | | | READ or READ w/AP (different bank) | BL/2 | t <sub>CK</sub> | 3 | | WRITE | PRECHARGE to same bank as WRITE | $WL + BL/2 + RU(t_{WR}/t_{CK}) + 1$ | tck | 1 | | VVIXIIL | PRECHARGE ALL | $WL + BL/2 + RU(t_{WR}/t_{CK}) + 1$ | tcĸ | 1 | | BST | PRECHARGE to same bank as WRITE | $WL + RU(t_{WR}/t_{CK}) + 1$ | tcĸ | 1 | | (for WRITE) | PRECHARGE ALL | WL + RU(t <sub>WR</sub> /t <sub>CK</sub> ) + 1 | tck | 1 | | | PRECHARGE to same bank as WRITE w/AP | $WL + BL/2 + RU(t_{WR}/t_{CK}) + 1$ | t <sub>CK</sub> | 1,2 | | | PRECHARGE ALL | $WL + BL/2 + RU(t_{WR}/t_{CK}) + 1$ | tck | 1 | | WRITE w/AP | ACTIVATE to same bank as WRITE w/AP | WL + BL/2 + RU( $t_{WR}/t_{CK}$ ) + 1<br>+ RU( $t_{RPpb}/t_{CK}$ ) | t <sub>CK</sub> | 1 | | WRITE W/AP | WRITE or WRITE w/AP (same bank) | Illegal | tck | 3 | | | WRITE or WRITE w/AP (different bank) | BL/2 | t <sub>CK</sub> | 3 | | | READ or READ w/AP (same bank) | Illega | t <sub>CK</sub> | 3 | | | READ or READ w/AP (different bank) | $WL + BL/2 + RU(t_{WTR}/t_{CK}) +1$ | t <sub>CK</sub> | 3 | | PRECHARGE | PRECHARGE to same bank as PRECHARGE | 1 | tck | 1 | | TRECHARGE | PRECHARGE ALL | 1 | tck | 1 | | PRECHARGE | PRECHARGE | 1 | tck | 1 | | ALL | PRECHARGE ALL | 1 | tck | 1 | #### Notes: - 1. For a given bank, the PRECHARGE period should be counted from the latest PRECHARGE Command, either a one-bank PRECHARGE or PRECHARGE ALL, issued to that bank. The PRECHARGE period is satisfied after tRP, depending on the latest PRECHARGE command issued to that bank. - 2. Any command issued during the specified minimum delay time is illegal. - 3. After READ with auto precharge, seamless READ operations to different banks are supported. After WRITE with auto precharge, seamless WRITE operations to different banks are supported. READ with auto precharge and WRITE with auto precharge must not be interrupted or truncated. Confidential - 25 of 75 - Rev.1.0 Jun. 2018 ### REFRESH Command The REFRESH command is initiated with CS# LOW, CA0 LOW, CA1 LOW, CA2 HIGH and CA3 HIGH at the rising edge of the clock. A REFRESH command (REF) issues a REFRESH command to all banks. All banks must be idle when REF is issued (for instance, by issuing a PRECHARGE ALL command prior to issuing REFRESH command). The REF command must not be issued to the device until the following conditions have been met: - tRFC has been satisfied following the prior REF command. - tRP has been satisfied following the prior PRECHARGE commands. After REFRESH cycle has completed, all banks will be idle. After issuing REF: - tRFC latency must be satisfied before issuing an ACTIVATE command - tRFC latency must be satisfied before issuing a REF command. ### Table 24. REFRESH Command Scheduling Separation Requirements | Symbol | Minimum Delay From | То | Note | |--------|--------------------|------------------------------|------| | 1000 | REF | | | | tRFC | REF | ACTIVATE command to any bank | | In the most straightforward implementations, a REFRESH command should be scheduled every tREFI. In this case, self refresh can be entered at any time. Users may choose to deviate from this regular refresh pattern, for instance, to enable a period in which no refresh is required. As an example, using a 256Mb LPDDR2 device, the user can choose to issue a refresh burst of 4096 REFRESH commands at the maximum supported rate (limited by tREFBW), followed by an extended period without issuing any REFRESH commands, until the refresh window is complete. The maximum supported time without REFRESH commands is calculated as follows: tREFW - $(R/8) \times tREFBW = tREFW - R \times 4 \times tRFCab$ . For example, a 256Mb device at $TC \le 85^{\circ}C$ can be operated without a refresh for up to $32\text{ms} - 4096 \times 4 \times 90\text{ns} \approx 30\text{ms}$ . Both the regular and the burst/pause patterns can satisfy refresh requirements if they are repeated in every 32ms window. It is critical to satisfy the refresh requirement in every rolling refresh window during refresh pattern transitions. The supported transition from a burst pattern to a regular distributed pattern. If this transition occurs immediately after the burst refresh phase, all rolling tREFW intervals will meet the minimum required number of REFRESH commands. The regular refresh pattern starts after the completion of the pause phase of the burst/pause refresh pattern. For several rolling tREFW intervals, the minimum number of REFRESH commands is not satisfied. Understanding this pattern transition is extremely important, even when only one pattern is employed. In self refresh mode, a regular distributed refresh pattern must be assumed. #### - REFRESH Requirements ### 1. Minimum Number of REFRESH Commands Mobile LPDDR2 requires a minimum number, R, of REFRESH (REFab) commands within any rolling refresh window (tREFW = 32 ms @ MR4[2:0] = 011 or $TC \le 85^{\circ}C$ ). For actual values per density and the resulting average refresh interval (tREFI). For tREFW and tREFI refresh multipliers at different MR4 settings, see the MR4 Device Temperature (MA[7:0] = 04h) table. ### 2. Burst REFRESH Limitation To limit current consumption, a maximum of eight REF commands can be issued in any rolling tREFBW (tREFBW = $4 \times 8 \times tRFC$ ). ### 3. REFRESH Requirements and Self Refresh If any time within a refresh window is spent in self refresh mode, the number of required REFRESH commands in that window is reduced to the following: $R' = RU \{ tSRF/tREFI \} = R - RU \{ R * tSRF/tREFW \}$ Where RU represents the round-up function. ### SELF REFRESH Operation The SELF REFRESH command can be used to retain data in the array, even if the rest of the system is powered down. When in the self refresh mode, the device retains data without external clocking. The device has a built-in timer to accommodate SELF REFRESH operation. The SELF REFRESH command is executed by taking CKE LOW, CS# LOW, CA0 LOW, CA1 LOW, and CA2 HIGH at the rising edge of the clock. CKE must be HIGH during the clock cycle preceding a SELF REFRESH command. A NOP command must be driven in the clock cycle following the SELF REFRESH command. After the power-down command is registered, CKE must be held LOW to keep the device in self refresh mode. Mobile LPDDR2 devices can operate in self refresh mode in both the standard and extended temperature ranges. These devices also manage self refresh power consumption when the operating temperature changes, resulting in the lowest possible power consumption across the operating temperature range. After the device has entered self refresh mode, all external signals other than CKE are "Don't Care". For proper self refresh operation, power supply pins (VDD1, VDD2, VDDQ, and VDDCA) must be at valid levels. VDDQ can be turned off during self refresh. If VDDQ is turned off, VREFDQ must also be turned off. Prior to exiting self refresh, both VDDQ and VREFDQ must be within their respective minimum/maximum operating ranges. VREFDQ can be at any level between 0 and VDDQ; VREFCA can be at any level between 0 and VDDCA during self refresh. Before exiting self refresh, VREFDQ and VREFCA must be within specified limits. After entering self refresh mode, the device initiates at least one all-bank REFRESH command internally during tCKESR. The clock is internally disabled during SELF REFRESH operation to save power. The device must remain in self refresh mode for at least tCKESR. The user can change the external clock frequency or halt the external clock one clock after self refresh entry is registered; however, the clock must be restarted and stable before the device can exit SELF REFRESH operation. Exiting self refresh requires a series of commands. First, the clock must be stable prior to CKE returning HIGH. After the self refresh exit is registered, a minimum delay, at least equal to the self refresh exit interval (tXSR), must be satisfied before a valid command can be issued to the device. This provides completion time for any internal refresh in progress. For proper operation, CKE must remain HIGH throughout tXSR, except during self refresh reentry. NOP commands must be registered on each rising clock edge during tXSR. Using self refresh mode introduces the possibility that an internally timed refresh event could be missed when CKE is driven HIGH for exit from self refresh mode. Upon exiting self refresh, at least one REFRESH command (one all-bank command) must be issued before issuing a subsequent SELF REFRESH command. ### - Partial Array Self Refresh - Bank Masking Each bank of LPDDR2 SDRAM can be independently configured whether a self refresh operation is taking place. One mode register unit of 4 bits accessible via MRW command is assigned to program the bank masking status of each bank up to 4 banks. For bank masking bit assignments, see Mode Register 16 (MR16). The mask bit to the bank controls a refresh operation of entire memory within the bank. If a bank is masked via MRW, a refresh operation to the entire bank is blocked and data retention by a bank is not guaranteed in self refresh mode. To enable a refresh operation to a bank, a coupled mask bit has to be programmed, "unmasked". When a bank mask bit is unmasked, a refresh to a bank is determined by the programmed status of segment mask bits. ### MODE REGISTER READ The MODE REGISTER READ (MRR) command is used to read configuration and status data from SDRAM mode registers. The MRR command is initiated with CS# LOW, CA0 LOW, CA1 LOW, CA2 LOW, and CA3 HIGH at the rising edge of the clock. The mode register is selected by CA1f – CA0f and CA9r – CA4r. The mode register contents are available on the first data beat of DQ[7:0] after RL × tCK + tDQSCK + tDQSQ and following the rising edge of the clock where MRR is issued. Subsequent data beats contain valid but undefined content, except in the case of the DQ calibration function, where subsequent data beats contain valid content as described in Data Calibration Pattern Description. All DQS are toggled for the duration of the mode register READ burst. The MRR command has a burst length of four. MRR operation (consisting of the MRR command and the corresponding data traffic) must not be interrupted. The MRR command period (tMRR) is two clock cycles. Confidential - 27 of 75 - Rev.1.0 Jun. 2018 ### Temperature Sensor Mobile LPDDR2 devices feature a temperature sensor whose status can be read from MR4. This sensor can be used to determine an appropriate refresh rate, determine whether AC timing derating is required in the extended temperature range, and/or monitor the operating temperature. Either the temperature sensor or the device operating temperature can be used to determine whether operating temperature requirements are being met (see Operating Temperature Range table). Temperature sensor data can be read from MR4 using the mode register read protocol. Upon exiting self-refresh or power-down, the device temperature status bits will be no older than tTSI. When using the temperature sensor, the actual device case temperature may be higher than the operating temperature specification that applies for the standard or extended temperature ranges. For example, TCASE could be above 85°C when MR4[2:0] equals 011b. To ensure proper operation using the temperature sensor, applications must accommodate the parameters in the temperature sensor definitions table. Table 25. Temperature Sensor Definitions and Operating Conditions | Parameter | Description | Symbol | Min/Max | Value | Unit | |-----------------------------|------------------------------------------------------------------------------------------------------------------|--------------|---------|------------------|------| | System temperature gradient | Maximum temperature gradient experienced by the memory device at the temperature of interest over a range of 2°C | TempGradient | Max | System-dependent | °C/s | | MR4 READ interval | Time period between MR4 READs from the system | ReadInterval | Max | System-dependent | ms | | Temperature sensor interval | Maximum delay between internal updates of MR4 | tTSI | Max | 32 | ms | | System response delay | Maximum response time from an MR4 READ to the system response | SysRespDelay | Max | System-dependent | ms | | Device temperature margin | Margin above maximum temperature to support controller response | TempMargin | Max | 2 | °C | Moblie LPDDR2 devices accommodate the temperature margin between the point at which the device temperature enters the extended temperature range and the point at which the controller reconfigures the system accordingly. To determine the required MR4 polling frequency, the system must use the maximum TempGradient and the maximum response time of the system according to the following equation: TempGradient $\times$ (ReadInterval + tTSI + SysRespDelay) $\leq 2^{\circ}$ C For example, if TempGradient is 10°C/s and the SysRespDelay is 1ms: 10°C/s \* (ReadInterval + 32ms + 1ms) ≤ 2°C In this case, ReadInterval must not exceed 167ms ### DQ Calibration Mobile LPDDR2 devices feature a DQ Calibration function that outputs one of two predefined system timing calibration patterns. A Mode Register Read to MR32 (Pattern "A") or MR40 (Pattern "B") will return the specified pattern on DQ[0], DQ[8], DQ[16], and DQ[24] for x32 devices. For x32 devices, DQ[7:1], DQ[15:9], DQ[23:17], and DQ[31:25] may optionally drive the same information as DQ[0] or may drive 0b during the MRR burst. For LPDDR2 devices, MRR DQ Calibration commands may only occur in the idle state. **Table 26. Data Calibration Pattern Description** | Pattern | MR# | Bit Time 0 | Bit Time 1 | Bit Time 2 | Bit Time 3 | |-----------|------|------------|------------|------------|------------| | Pattern A | MR32 | 1 | 0 | 1 | 0 | | Pattern B | MR40 | 0 | 0 | 1 | 1 | ### MODE REGISTER WRITE Command The MODE REGISTER WRITE (MRW) command is used to write configuration data to the mode registers. The MRW command is initiated with CS# LOW, CA0 LOW, CA1 LOW, CA2 LOW, and CA3 LOW at the rising edge of the clock. The mode register is selected by CA1f – CA0f, CA9r – CA4r. The data to be written to the mode register is contained in CA9f – CA2f. The MRW command period is defined by tMRW. MRWs to read-only registers have no impact on the functionality of the device. MRW can only be issued when all banks are in the idle precharge state. One method of ensuring that the banks are in this state is to issue a PRECHARGE ALL command. **Current State** Command Intermediate State **Next State MRR** Reading mode register, all banks idle All banks idle MRW Writing mode register, all banks idle All banks idle MRW (RESET) Resetting, device auto initialization **MRR** Reading mode register, bank(s) idle Bank(s) active Bank(s) active **MRW** Not allowed Not allowed MRW (RESET) Not allowed Not allowed Table 27. Truth Table for MRR and MRW ### MRW RESET Command The MRW RESET command brings the device to the device auto initialization (resetting) state in the power-on initialization sequence (see RESET Command). The MRW RESET command can be issued from the idle state. This command resets all mode registers to their default values. Only the NOP command is supported during tINIT4. After MRW RESET, boot timings must be observed until the device initialization sequence is complete and the device is in the idle state. Array data is undefined after the MRW RESET command has completed. For MRW RESET timing, refer to "Power Ramp and Initialization Sequence" figure. #### MRW ZQ Calibration Command The MRW command is also used to initiate the ZQ Calibration command. The ZQ Calibration command is used to calibrate the LPDDR2 ouput drivers (RON) over process, temperature, and voltage. LPDDR2-S4 devices support ZQ Calibration. There are four ZQ Calibration commands and related timings, tZQINIT, tZQRESET, tZQCL, and tZQCS. tZQINIT corresponds to the initialization calibration, tZQRESET for resetting ZQ setting to default, tZQCL is for long calibration, and tZQCS is for short calibration. See Mode Register 10 (MR10) for description on the command codes for the different ZQ Calibration commands. The Initialization ZQ Calibration (ZQINIT) shall be performed for LPDDR2-S4 devices. This Initialization Calibration achieves a RON accuracy of $\pm 15\%$ . After initialization, the ZQ Long Calibration may be used to re-calibrate the system to a RON accuracy of $\pm 15\%$ . A ZQ Short Calibration may be used periodically to compensate for temperature and voltage drift in the system. The ZQReset Command resets the RON calibration to a default accuracy of $\pm 30\%$ across process, voltage, and temperature. This command is used to ensure RON accuracy to $\pm 30\%$ when ZQCS and ZQCL are not used. One ZQCS command can effectively correct a minimum of 1.5% (ZQCorrection) of RON impedance error within tZQCS for all speed bins assuming the maximum sensitivities specified in the 'Output Driver Voltage and Temperature Sensitivity'. The appropriate interval between ZQCS commands can be determined from these tables and other application-specific parameters. One method for calculating the interval between ZQCS commands, given the temperature (Tdriftrate) and voltage (Vdriftrate) drift rates that the LPDDR2 is subject to in the application, is illustrated. The interval could be defined by the following formula: ZQCorrection (Tsens x Tdriftrate) + (Vsens x Vdriftrate) Where TSens = max(dRONdT) and VSens = max(dRONdV) define the LPDDR2 temperature and voltage sensitivities. For example, if Tsens = 0.75%/°C, Vsens = 0.20%/mV, Tdriftrate = 1°C/sec, and Vdriftrate = 15 mV/sec, then the interval between ZQCS commands is calculated as: $$\frac{1.5}{(0.75 \times 1) + (0.20 \times 15)} = 0.4s$$ For LPDDR2-S4 devices, a ZQ Calibration command may only be issued when the device is in Idle state with all banks precharged. No other activities can be performed on the LPDDR2 data bus during the calibration period (tZQINIT, tZQCL, tZQCS). The quiet time on the LPDDR2 data bus helps to accurately calibrate RON. There is no required quiet time after the ZQ Reset command. If multiple devices share a single ZQ Resistor, only one device may be calibrating at any given time. After calibration is achieved, the LPDDR2 device shall disable the ZQ ball's current consumption path to reduce power. In systems that share the ZQ resistor between devices, the controller must not allow overlap of tZQINIT, tZQCS, or tZQCL between the devices. ZQ Reset overlap is allowed. If the ZQ resistor is absent from the system, ZQ shall be connected permanently to VDDCA. In this case, the LPDDR2 device shall ignore ZQ calibration commands and the device will use the default calibration settings (See the Output Driver DC Electrical Characteristics without ZQ Calibration table) #### - ZQ External Resistor Value, Tolerance, and Capacitive Loading To use the ZQ calibration function, a 240 ohm ( $\pm 1\%$ tolerance) external resistor must be connected between the ZQ pin and ground. A single resistor can be used for each device or one resistor can be shared between multiple devices if the ZQ calibration timings for each device do not overlap. The total capacitive loading on the ZQ pin must be limited (see the Capacitance table). #### Power-Down Power-down is entered synchronously when CKE is registered LOW and CS# is HIGH at the rising edge of clock. A NOP command must be driven in the clock cycle following power-down entry. CKE must not go LOW while MRR, MRW, READ, or WRITE operations are in progress. CKE can go LOW while any other operations such as ACTIVATE, PRECHARGE, auto precharge, or REFRESH are in progress, but the power-down IDD specification will not be applied until such operations are complete. If power-down occurs when all banks are idle, this mode is referred to as idle powerdown; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CK, CK#, and CKE. In power-down mode, CKE must be held LOW; all other input signals are "Don't Care." CKE LOW must be maintained until tCKE is satisfied. VREFCA must be maintained at a valid level during power-down. VDDQ can be turned off during power-down. If VDDQ is turned off, VREFDQ must also be turned off. Prior to exiting power-down, both VDDQ and VREFDQ must be within their respective minimum/maximum operating ranges. No refresh operations are performed in power-down mode. The maximum duration in power-down mode is only limited by the refresh requirements outlined in REFRESH Command. The power-down state is exited when CKE is registered HIGH. The controller must drive CS# HIGH in conjunction with CKE HIGH when exiting the power-down state. CKE HIGH must be maintained until tCKE is satisfied. A valid, executable command can be applied with power-down exit latency tXP after CKE goes HIGH. Power-down exit latency is defined in the AC Timing section. #### Deep Power-Down Deep power-down (DPD) is entered when CKE is registered LOW with CS# LOW, CA0 HIGH, CA1 HIGH, and CA2 LOW at the rising edge of the clock. The NOP command must be driven in the clock cycle following power-down entry. CKE must not go LOW while MRR or MRW operations are in progress. CKE can go LOW while other operations such as ACTIVATE, auto precharge, PRECHARGE, or REFRESH are in progress, however, deep power-down IDD specifications will not be applied until those operations complete. The contents of the array will be lost upon entering DPD mode. In DPD mode, all input buffers except CKE, all output buffers, and the power supply to internal circuitry are disabled within the device. VREFDQ can be at any level between 0 and VDDQ, and VREFCA can be at any level between 0 and VDDCA during DPD. All power supplies (including VREF) must be within the specified limits prior to exiting DPD. To exit DPD, CKE must be HIGH, tISCKE must be complete, and the clock must be stable. To resume operation, the device must be fully reinitialized using the power-up initialization sequence. Confidential - 30 of 75 - Rev.1.0 Jun. 2018 ### • Input Clock Frequency Changes and Stop Events ### - Input Clock Frequency Changes and Clock Stop with CKE LOW During CKE LOW, Mobile LPDDR2 devices support input clock frequency changes and clock stop under the following conditions: - Refresh requirements are met - Only REFab commands can be in process - Any ACTIVATE or PRECHARGE commands have completed prior to changing the frequency - Related timing conditions.tRCD and tRP, have been met prior to changing the frequency - The initial clock frequency must be maintained for a minimum of two clock cycles after CKE goes LOW - The clock satisfies tCH(abs) and tCL(abs) for a minimum of two clock cycles prior to CKE going HIGH For input clock frequency changes, tCK(MIN) and tCK(MAX) must be met for each clock cycle. After the input clock frequency is changed and CKE is held HIGH, additional MRW commands may be required to set the WR, RL, etc. These settings may require adjustment to meet minimum timing requirements at the target clock frequency. For clock stop, CK is held LOW and CK# is held HIGH. #### - Input Clock Frequency Changes and Clock Stop with CKE HIGH During CKE HIGH, LPDDR2 devices support input clock frequency changes and clock stop under the following conditions: - REFRESH requirements are met - Any ACTIVATE, READ, WRITE, PRECHARGE, MRW, or MRR commands must have completed, including any associated data bursts, prior to changing the frequency - Related timing conditions, tRCD, tWR, tWRA, tRP, tMRW, and tMRR, etc., are met - CS# must be held HIGH - Only REFab commands can be in process The device is ready for normal operation after the clock satisfies tCH(abs) and tCL(abs) for a minimum of $2 \times tCK + tXP$ . For input clock frequency changes, tCK(MIN) and tCK(MAX) must be met for each clock cycle. After the input clock frequency is changed, additional MRW commands may be required to set the WR, RL, etc. These settings may require adjustment to meet minimum timing requirements at the target clock frequency. For clock stop, CK is held LOW and CK# is held HIGH. #### NO OPERATION Command The NO OPERATION (NOP) command prevents the device from registering any unwanted commands issued between operations. A NOP command can only be issued at clock cycle N when the CKE level is constant for clock cycle N-1 and clock cycle N. The NOP command has two possible encodings: CS# HIGH at the clock rising edge N; and CS# LOW with CA0, CA1, CA2 HIGH at the clock rising edge N. The NOP command will not terminate a previous operation that is still in process, such as a READ burst or WRITE burst cycle. ### Table 28. Absolute Maximum Rating | Symbol | Parameter | Values | Unit | Note | |------------------|----------------------------------------------------------------|----------|------|------| | VIN, VOUT | Voltage on any I/O relative to Vss | -0.4~1.6 | V | | | V <sub>DD1</sub> | V <sub>DD1</sub> supply voltage relative to V <sub>SS</sub> | -0.4~2.3 | V | 2 | | V <sub>DD2</sub> | V <sub>DD2</sub> supply voltage relative to V <sub>SS</sub> | -0.4~1.6 | V | 2 | | VDDCA | V <sub>DDCA</sub> supply voltage relative to V <sub>SSCA</sub> | -0.4~1.6 | V | 2,4 | | V <sub>DDQ</sub> | V <sub>DDQ</sub> supply voltage relative to V <sub>SSQ</sub> | -0.4~1.6 | V | 2,3 | | Tstg | Storage Temperature | -55~125 | °C | 5 | #### Notes: - 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. See "Power-Ramp" in section "Power-Up and Initialization" for relationships between power supplies. - 3. VREFCA $0.6 \le V$ DDCA; however, VREFCA may be $\ge V$ DDCA provided that VREFCA $\le 300$ mV. - 4. Vrefdq 0.6 $\leq$ Vddq; however, Vrefdq may be $\geq$ Vddq provided that Vrefdq $\leq$ 300mV. - 5. Storage Temperature is the case surface temperature on the center/top side of the LPDDR2 device. For the measurement conditions, please refer to JESD51-2 standard. ### **Table 29. Operating Temperature Condition** | Symbol | Parameter | Values | Unit | Note | |--------|-----------------------------|--------|------|------| | Toper | Operating Temperature Range | -25~85 | °C | | #### Notes: - 1. Operating temperature is the case surface temperature at the center of the top side of the device. - 2. Either the device operating temperature or the temperature sensor can be used to set an appropriate refresh rate, determine the need for AC timing derating, and/or monitor the operating temperature. When using the temperature sensor, the actual device case temperature may be higher than the TCASE rating that applies for the operating temperature range. For example, TCASE could be above 85°C when the temperature sensor indicates a temperature of less than 85°C. ### **Table 30. Recommended Operating Conditions** | Symbol | Parameter | Min. | Тур. | Max. | Unit | Note | |------------------------|-----------------------------------------|------|------|------|------|------| | V <sub>DD1</sub> (DC) | Core power 1 | 1.7 | 1.8 | 1.95 | V | 1 | | V <sub>DD2</sub> (DC) | Core power 2 | 1.14 | 1.2 | 1.3 | V | | | V <sub>DDCA</sub> (DC) | Input buffer power | 1.14 | 1.2 | 1.3 | V | | | V <sub>DDQ</sub> (DC) | I/O buffer power | 1.14 | 1.2 | 1.3 | V | | | lι | Input leakage current | -2 | - | 2 | μΑ | 2 | | Ivref | V <sub>REF</sub> supply leakage current | -1 | - | 1 | μΑ | 3 | #### **Notes** - 1. $V_{DD1}$ uses significantly less power than $V_{DD2}$ . - 2. The minimum limit requirement is for testing purposes. The leakage current on V<sub>REFCA</sub> and V<sub>REFDQ</sub> pins should be minimal. - 3. Although DM is for input only, the DM leakage shall match the DQ and DQS/DQS# output leakage specification. Confidential - 32 of 75 - Rev.1.0 Jun. 2018 ### • AC and DC Logic Input Measurement Levels for Single-Ended Signals ### Table 31. Single-Ended AC and DC Input Levels for CA and CS# Inputs | Symbol | Parameter | Min. | Max. | Unit | Note | |-------------|-------------------------------------|--------------------------|--------------------------|------|------| | VIHCA (AC) | AC input logic HIGH for CA/CS# | V <sub>REF</sub> + 0.22 | - | V | 1,2 | | VILCA (AC) | AC input logic LOW for CA/CS# | - | V <sub>REF</sub> - 0.22 | V | 1,2 | | VIHCA (DC) | DC input logic HIGH for CA/CS# | V <sub>REF</sub> + 0.13 | VDDCA | V | 1 | | VILCA (DC) | DC input logic LOW for CA/CS# | Vssca | V <sub>REF</sub> - 0.13 | V | 1 | | VREFCA (DC) | Reference voltage for CA/CS# inputs | 0.49 * V <sub>DDCA</sub> | 0.51 * V <sub>DDCA</sub> | V | 3,4 | #### Notes: - 1. For CA and CS# input only pins. VREF = VREFCA (DC). - 2. See "Overshoot and Undershoot Specifications". - 3. The ac peak noise on VREFCA may not allow VREFCA to deviate from VREFCA (DC) by more than ±1% VDDCA (for reference: approx. ±12 mV). - 4. For reference: approx. VDDCA/2 ±12 mV. Table 32. Single-Ended AC and DC Input Levels for CKE | Symbol | Parameter | Min. | Max. | Unit | Note | |--------|----------------------|-------------------------|-------------------------|------|------| | VIHCKE | CKE Input High Level | 0.8 * V <sub>DDCA</sub> | - | V | 1 | | VILCKE | CKE Input Low Level | - | 0.2 * V <sub>DDCA</sub> | V | 1 | #### Notes: 1. See "Overshoot and Undershoot Specifications". Table 33. Single-Ended AC and DC Input Levels for DQ and DM | Symbol | Parameter | Min. | Max. | Unit | Note | |------------|------------------------------------|-------------------------|-------------------------|------|------| | VIHDQ(AC) | AC input logic high for DQ/DM | V <sub>REF</sub> + 0.22 | - | V | 1,2 | | VILDQ(AC) | AC input logic low for DQ/DM | - | V <sub>REF</sub> - 0.22 | V | 1,2 | | VIHDQ(DC) | DC input logic high for DQ/DM | V <sub>REF</sub> + 0.13 | V <sub>DDQ</sub> | V | 1 | | VILDQ(DC) | DC input logic low for DQ/DM | Vssq | V <sub>REF</sub> - 0.13 | V | 1 | | Vrefdq(DC) | Reference Voltage for DQ/DM inputs | 0.49 * V <sub>DDQ</sub> | 0.51 * V <sub>DDQ</sub> | V | 3,4 | ### Notes: - 1. For DQ input only pins. VREF = VREFDQ (DC). - 2. See "Overshoot and Undershoot Specifications". - 3. The ac peak noise on VREFDQ may not allow VREFDQ to deviate from VREFDQ (DC) by more than ±1% VDDQ (for reference: approx. ±12 mV). - 4. For reference: approx. VDDQ/2 ±12 mV. Confidential - 33 of 75 - Rev.1.0 Jun. 2018 ### • AC and DC Logic Input Measurement Levels for Differential Signals ### Table 34. Differential AC and DC Input Levels | Symbol Parameter | | LPDDR2-800 to | 1114 | NI - 4 - | | |---------------------------|----------------------------|----------------------|----------------------|----------|------| | | | Min | Max | Unit | Note | | Vıн,diff(DC) | Differential input HIGH | 2 × (Vih(DC) - Vref) | - | V | 1 | | V <sub>IL</sub> ,diff(DC) | Differential input LOW | - | 2 × (VREF - VIL(DC)) | V | 1 | | V <sub>IH</sub> ,diff(AC) | Differential input HIGH AC | 2 × (Vih(AC) - Vref) | - | V | 2 | | V <sub>I</sub> L,diff(AC) | Differential input LOW AC | - | 2 × (VREF - VIL(AC)) | V | 2 | #### Notes: - 1. Used to define a differential signal slew-rate. For CK CK# use $V_{IH}/V_{IL}(DC)$ of CA and $V_{REFCA}$ ; for DQS DQS#, use $V_{IH}/V_{IL}(DC)$ of DQs and $V_{REFDQ}$ ; if a reduced dc-high or dc-low level is used for a signal group, then the reduced level applies also here. - 2. For CK CK# use V<sub>IH</sub>/V<sub>IL</sub>(AC) of CA and V<sub>REFCA</sub>; for DQS DQS#, use V<sub>IH</sub>/V<sub>IL</sub>(AC) of DQs and V<sub>REFDQ</sub>; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here. - 3. These values are not defined, however the single-ended signals CK, CK#, DQS, and DQS# need to be within the respective limits (V<sub>IH</sub>(DC)max, V<sub>IL</sub>(DC)min) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to "Overshoot and Undershoot Specifications". - 4. For CK and CK#, $V_{REF} = V_{REFCA}(DC)$ ; For DQS and DQS# $V_{REF} = V_{REFDQ}(DC)$ ### - Single-Ended Requirements for Differential Signals Each individual component of a differential signal (CK, CK#, DQS, and DQS#) must also comply with certain requirements for single-ended signals. CK and CK# must meet Vseh(AC)min/Vsel(AC)max in every half cycle. DQS, DQS# must meet VseH(AC)min /VseL(AC)max in every half cycle preceding and following a valid transition. The applicable AC levels for CA and DQ differ by speed bin. Table 35. Single-Ended Levels for CK. CK#. DQS. DQS# | O. mala a l | Damanatan | LPDDR2-800 to LPDDR2-667 | | | N-4- | |---------------------------------------|-------------------------------------|-------------------------------|-------------------------------|------|------| | Symbol | Parameter | Min | Max | Unit | Note | | \/ (AC) | Single-ended HIGH level for strobes | (VDDQ/2) + 0.22 | - | V | 1, 2 | | V <sub>SEH</sub> (AC) | Single-ended HIGH level for CK, CK# | (V <sub>DDCA</sub> /2) + 0.22 | - | V | 1, 2 | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Single-ended LOW level for strobes | - | (V <sub>DDQ</sub> /2) - 0.22 | V | 1, 2 | | V <sub>SEL</sub> (AC) | Single-ended LOW level for CK, CK# | - | (V <sub>DDCA</sub> /2) - 0.22 | V | 1, 2 | #### Notes: - 1. For CK and CK#, use Vseh/Vsel(AC) of CA; for strobes (DQS[3:0] and DQS#[3:0]), use Vih/Vil(AC) of DQ. - 2. VIH(AC) and VIL(AC) for DQ are based on VREFDQ; VSEH(AC) and VSEL(AC) for CA are based on VREFCA. If a reduced AC HIGH or AC LOW is used for a signal group, the reduced level applies. - 3. These values are not defined, however the single-ended signals CK, CK#, DQS[3:0] and DQS#[3:0] need to be within the respective limits (V<sub>IH</sub>(DC)max, V<sub>IL</sub>(DC)min) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to "Overshoot and Undershoot Specifications". Confidential - 34 of 75 - Rev.1.0 Jun. 2018 ### - Differential Input Crosspoint Voltage The differential input crosspoint voltage $(V_{IX})$ is measured from the actual crosspoint of the true signal and it's and complement to the midlevel between $V_{DD}$ and $V_{SS}$ . Table 36. Crosspoint Voltage for Differential Input Signals (CK, CK#, DQS, DQS#) | | _ , | LPDDR2-800 to | 1114 | | | |-----------|--------------------------------------------------------------------------|---------------|------|------|------| | Symbol | Parameter | Min | Max | Unit | Note | | VIXCA(AC) | Differential input crosspoint voltage relative to VDDCA/2 for CK and CK# | -120 | 120 | mV | 1, 2 | | VIXDQ(AC) | Differential input crosspoint voltage relative to VDDQ/2 for DQS and DQ# | -120 | 120 | mV | 1, 2 | #### Notes: ### - Input Slew Rate ### **Table 37. Differential Input Slew Rate Definition** | Description | Meas | sured | Defined by | |---------------------------------------------------------------------|---------------------------|---------------------------|-----------------------------------------------------------------------| | Description | From | То | Defined by | | Differential input slew rate for rising edge (CK/CK# and DQS/DQS#) | V <sub>⊩</sub> ,diff,max | V <sub>IH</sub> ,diff,min | [V <sub>IH</sub> ,diff,min - V <sub>I</sub> L,diff,max] /<br>Δ TRdiff | | Differential input slew rate for falling edge (CK/CK# and DQS/DQS#) | V <sub>IH</sub> ,diff,min | V <sub>ı∟</sub> ,diff,max | [V <sub>IH</sub> ,diff,min - V <sub>I</sub> L,diff,max] /<br>Δ TFdiff | ### - Output Characteristics and Operating Conditions ### Table 38. Single-Ended AC and DC Output Levels | Symbol | Parameter | | Value | Unit | Note | |---------|------------------------------------------------------------|-----|-------------------------|------|-------------------------| | Voн(AC) | AC output HIGH measurement level (for output slew rate) | | V <sub>REF</sub> + 0.12 | V | | | Vol(AC) | AC output LOW measurement level (for output slew rate) | | V <sub>REF</sub> - 0.12 | V | | | Voн(DC) | DC output HIGH measurement level (for I-V curve linearity) | | 0.9 x V <sub>DDQ</sub> | V | Iон = -0.1mA | | Vol(DC) | DC output LOW measurement level (for I-V curve linearity) | | 0.1 x V <sub>DDQ</sub> | V | I <sub>OL</sub> = 0.1mA | | | Output leakage current (DQ, DM, DQS, DQS#); | | -5 | uA | | | loz | DQ, DQS, DQS# are disabled; $0V \le V_{OUT} \le V_{DDQ}$ | Max | 5 | uA | | | MMaria | Delta output impedance between pull-up and | | -15 | % | | | MMpupd | pulldown for DQ/DM | Max | 15 | % | | ### Table 39. Differential AC and DC Output Levels | Symbol | Parameter | Value | Unit | Note | |-------------|---------------------------------------------------------------|-------------------------|------|-------------------------| | Voнdiff(AC) | AC differential output HIGH measurement level (for output SR) | 0.2 x V <sub>DDQ</sub> | V | IOH = -0.1mA | | VoLdiff(AC) | AC differential output LOW measurement level (for output SR) | -0.2 x V <sub>DDQ</sub> | V | I <sub>OL</sub> = 0.1mA | <sup>1.</sup> The typical value of $V_{IX}(AC)$ is expected to be about $0.5 \times V_{DD}$ of the transmitting device, and it is expected to track variations in $V_{DD}$ . $V_{IX}(AC)$ indicates the voltage at which differential input signals must cross. <sup>2.</sup> For CK and CK#, VREF = VREFCA(DC). For DQS and DQS#, VREF = VREFDQ(DC). ### - Single-Ended Output Slew Rate ### Table 40. Single-Ended Output Slew Rate Definition | Paradiation | Meas | sured | Defined by | |------------------------------------------------|---------|---------|-----------------------------| | Description | From | То | Defined by | | Single-ended output slew rate for rising edge | Vol(AC) | Voh(AC) | [Voh(AC) - Vol(AC)] / ΔTRse | | Single-ended output slew rate for falling edge | Voн(AC) | Vol(AC) | [Voh(AC) - Vol(AC)] / ΔTFse | ### Table 41. Single-Ended Output Slew Rate | Oala al | Downwater | Va | l lmi4 | | |---------|-------------------------------------------------------------------------|-----|--------|------| | Symbol | Symbol Parameter | | Max | Unit | | SRQSE | Single-ended output slew rate (output impedance = $40\Omega \pm 30\%$ ) | 1.5 | 3.5 | V/ns | | SRQSE | Single-ended output slew rate (output impedance = $60\Omega \pm 30\%$ ) | 1 | 2.5 | V/ns | | | Output slew-rate-matching ratio (pull-up to pull-down) | 0.7 | 1.4 | - | #### Notes: - 1. Definitions: - SR = slew rate; Q = Query Output (like in DQ, which stands for Data-in, Query-Output); SE = single ended signals. - 2. Measured with output reference load. - 3. The ratio of pull-up to pull-down slew rate is specified for the same temperature and voltage over the entire temperature and voltage range. For a given output, the ratio represents the maximum difference between pull-up and pull-down drivers due to process variation. - 4. The output slew rate for falling and rising edges is defined and measured between V<sub>OL</sub>(AC) and V<sub>OH</sub>(AC). - 5. Slew rates are measured under typical simultaneous switching output (SSO) conditions, with one-half of DQ signals per data byte driving HIGH and one-half of DQ signals per data byte driving LOW. #### - Differential Output Slew Rate ### Table 42. Differential Output Slew Rate Definition | Barantation. | Measured | | Defined by | |------------------------------------------------|---------------------------|---------------------------|-------------------------------------------------| | Description | From | То | Defined by | | Differential output slew rate for rising edge | V <sub>OL</sub> ,diff(AC) | V <sub>OH</sub> ,diff(AC) | [VOH,diff(AC) - VOL,diff(AC)] / $\Delta$ TRdiff | | Differential output slew rate for falling edge | V <sub>OH</sub> ,diff(AC) | V <sub>OL</sub> ,diff(AC) | [VOH,diff(AC) - VOL,diff(AC)] / $\Delta$ TFdiff | ### Table 43. Differential Output Slew Rate | 0 | Barrantan | Va | 1124 | | |---------------------|-------------------------------------------------------------------------|-----|------|------| | Symbol | Parameter | Min | Max | Unit | | SRQdiff | Differential output slew rate (output impedance = $40\Omega \pm 30\%$ ) | 3 | 7 | V/ns | | SRQ <sub>diff</sub> | Differential output slew rate (output impedance = $60\Omega \pm 30\%$ ) | 2 | 5 | V/ns | ### Notes: - 1. Definitions: - SR = slew rate; Q = Query Output (like in DQ, which stands for Data-in, Query-Output); SE = single ended signals. - 2. Measured with output reference load. - 3. The output slew rate for falling and rising edges is defined and measured between V<sub>OL</sub>(AC) and V<sub>OH</sub>(AC). - 4. Slew rates are measured under normal SSO conditions, with 1/2 of DQ signals per data byte driving logic-high and 1/2 of DQ signals per data byte driving logic-low. #### - Overshoot/Undershoot Specification Table 44. AC Overshoot/Undershoot Specification (CA0-9, CS#, CKE, CK, CK#, DQ, DQS, DQS#, DM) | Barrandan | -25 | 11 | |-----------------------------------------------------|------|------| | Parameter | Max | Unit | | Maximum peak amplitude provided for overshoot area | 0.35 | V | | Maximum peak amplitude provided for undershoot area | 0.35 | V | | Maximum area above V <sub>DD</sub> | 0.2 | V/ns | | Maximum area below Vss | 0.2 | V/ns | #### Notes: - 1. For CA0-9, CK, CK#, CS#, and CKE, V<sub>DD</sub> stands for V<sub>DDCA</sub>. For DQ, DM, DQS, and DQS#, V<sub>DD</sub> stands for V<sub>DDQ</sub>. - 2. For CA0-9, CK, CK#, CS#, and CKE, V<sub>SS</sub> stands for V<sub>SSCA</sub>. For DQ, DM, DQS, and DQS#, V<sub>SS</sub> stands for V<sub>SSO</sub>. - 3. Maximum peak amplitude values are referenced from actual $V_{DD}$ and $V_{SS}$ values. - 4. Maximum area values are referenced from maximum operating V<sub>DD</sub> and V<sub>SS</sub> values. Table 45. Capacitance ( $V_{DD1} = 1.8V$ , $V_{DDCA}/V_{DDQ}/V_{DD2} = 1.2V$ , Toper = -25~85 °C) Notes 1 - 2 apply to all parameters and conditions | Symbol | Parameter | Min. | Max. | Unit | Note | |--------|----------------------------------------------------|-------|------|------|------| | Сск | Input Capacitance (CK, CK#) | 1.0 | 2.0 | pF | | | CDCK | Input capacitance delta (CK, CK#) | 0 | 0.2 | pF | 3 | | Cı | Input capacitance (all other inputonly pins) | 1.0 | 2.0 | pF | 4 | | Сы | Input capacitance delta (all other inputonly pins) | -0.40 | 0.40 | pF | 5 | | Cıo | Input/output capacitance (DQ, DM, DQS, DQS#) | 1.25 | 2.5 | pF | 6~7 | | CDDQS | Input/output capacitance delta (DQS, DQS#) | 0 | 0.25 | pF | 7~8 | | Сыо | Input/output capacitance delta (DQ, DM) | -0.5 | 0.5 | pF | 7, 9 | | Czq | Input/output capacitance ZQ Pin | 0 | 2.5 | pF | 10 | #### Notes: - 1. This parameter applies to die devices only (does not include package capacitance). - 2. This parameter is not subject to production testing. It is verified by design and characterization. The capacitance is measured according to JEP147 (procedure for measuring input capacitance using a vector network analyzer), with V<sub>DD1</sub>, V<sub>DD2</sub>, V<sub>DDQ</sub>, V<sub>SS</sub>, V<sub>SSCA</sub>, and V<sub>SSQ</sub> applied; all other pins are left floating. - 3. Absolute value of Cck Cck#. - 4. C<sub>I</sub> applies to CS#, CKE, and CA[9:0]. - 5. $C_{DI} = C_{I} 0.5 \times (C_{CK} + C_{CK\#})$ . - 6. DM loading matches DQ and DQS. - 7. MR3 I/O configuration drive strength OP[3:0] = 0001b (34.3 ohm typical). - 8. Absolute value of CDQs and CDQs#. - 9. Cdio = Cio $0.5 \times (Cds + Cds#)$ in byte-lane. - 10. Maximum external load capacitance on ZQ pin: 5pF. Confidential - 37 of 75 - Rev.1.0 Jun. 2018 #### Electrical Specifications – IDD Specifications and Conditions The following definitions and conditions are used in the IDD measurement tables unless stated otherwise: - LOW: $V_{IN} \le V_{IL}(DC)$ max - HIGH: $V_{IN} \ge V_{IH}(DC)min$ - STABLE: Inputs are stable at a HIGH or LOW level - SWITCHING: See the following three tables ### Table 46. Switching for CA Input Signals | CK/CK# | Rising/<br>Falling | Falling/<br>Rising | Rising/<br>Falling | Falling/<br>Rising | Rising/<br>Falling | Falling/<br>Rising | Rising/<br>Falling | Falling/<br>Rising | |--------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | Cycle | ١ | ١ | N- | +1 | N- | +2 | N- | +3 | | CS# | HIG | ЭH | HIG | GH | HIG | GH | HIG | ЭH | | CA0 | Н | L | L | L | L | Н | Н | Н | | CA1 | Н | Н | Н | L | L | L | L | Н | | CA2 | Н | L | L | L | L | Н | Н | Н | | CA3 | Н | Н | Н | L | L | L | L | Н | | CA4 | Н | L | L | L | L | Н | Н | Н | | CA5 | Н | Н | Н | L | L | L | L | Н | | CA6 | Н | L | L | L | L | Н | Н | Н | | CA7 | Н | Н | Н | L | L | L | L | Н | | CA8 | Н | Ĺ | Ĺ | Ĺ | Ĺ | Н | Н | Н | | CA9 | Н | Н | Н | Ĺ | Ĺ | Ĺ | Ĺ | Н | #### Notes: - 1. CS# must always be driven HIGH. - 2. For each clock cycle, 50% of the CA bus is changing between HIGH and LOW. - 3. The noted pattern (N, N+1, N+2, N+3...) is used continuously during IDD measurement for IDD values that require switching on the CA bus. Table 47. Switching for IDD4R | Clock | CKE | CS# | Cycle | Command | CA[2:0] | CA[9:3] | All DQ | |---------|-----|-----|-------|--------------|---------|---------|--------| | Rising | Н | L | N | Read_Rising | HLH | LHLHLHL | L | | Falling | Н | L | N | Read_Falling | LLL | LLLLLL | L | | Rising | Н | Н | N+1 | | | LLLLLL | Н | | Falling | Н | Н | N+1 | NOP | HLH | LHLLHLH | L | | Rising | Н | L | N+2 | Read_Rising | HLH | LHLLHLH | Н | | Falling | Н | L | N+2 | Read_Falling | LLL | ННННННН | Н | | Rising | Н | Н | N+3 | NOP | LLL | ННННННН | Н | | Falling | Н | Н | N+3 | NOP | HLH | LHLHLHL | L | #### Notes: - 1. Data strobe (DQS) is changing between HIGH and LOW with every clock cycle. - 2. The noted pattern (N, N+1...) is used continuously during IDD measurement for IDD4R. ### Table 48. Switching for IDD4W | Clock | CKE | CS# | Cycle | Command | CA[2:0] | CA[9:3] | All DQ | |---------|-----|-----|-------|-----------------|---------|---------|--------| | Rising | Н | L | N | Write_Rising | LLH | LHLHLHL | L | | Falling | Н | L | N | Write_Falling | LLL | LLLLLL | L | | Rising | Н | Н | N+1 | NOP LLL LLLLLLL | | Н | | | Falling | Н | Н | N+1 | NOP HLH | | LHLLHLH | L | | Rising | Η | L | N+2 | Write_Rising | LLH | LHLLHLH | Н | | Falling | Н | L | N+2 | Write_Falling | LLL | ННННННН | Н | | Rising | Н | Н | N+3 | NOP LLL HHHH | | ННННННН | Н | | Falling | Н | Н | N+3 | NOP | HLH | LHLHLHL | L | #### Notes: - 1. Data strobe (DQS) is changing between HIGH and LOW with every clock cycle. - 2. Data masking (DM) must always be driven LOW. - 3. The noted pattern (N, N+1...) is used continuously during IDD measurement for IDD4W. Table 49. D.C. Characteristics $(V_{DD1} = 1.8V, V_{DDCA}/V_{DDQ}/V_{DD2} = 1.2V, T_{OPER} = -25~85 \, ^{\circ}C)$ | Operating one bank active-precharge current: tRC=tRC(min); tcK=tcK(min); CKE is HIGH; CS# is HIGH between valid commands; CA bus inputs are SWITCHING; data bus inputs are STABLE IDD0 <sub>2</sub> VDD2 21 mA 1 IDD0 <sub>2</sub> VDD2 21 mA 1 IDD0 <sub>2</sub> VDD2 21 mA 1 IDD0 <sub>2</sub> VDD2 21 mA 1 IDD0 <sub>2</sub> VDD2 IDD0 <sub>2</sub> VDD2 IDD0 <sub>2</sub> IDD0 <sub>2</sub> VDD2 IDD0 <sub>2</sub> ID | Parameter & Test Condition | Symbol | Power | -25 | Unit | Note | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------|--------------------------------------|------|------|------| | IDD02 VDD2 21 mA 1 | | | Supply | Max. | | | | HIGH between valid commands; CA bus inputs are STABLE IDD0 N VDDCA, VDDQ 7.5 MA 1,4 IDD2P1 VDD1 0.4 MA 1 IDD2P2 VDD2 1 IDD2P2 VDD2 1 IDD2P3 VDD2 1 IDD2P3 | | IDD0 <sub>1</sub> | V <sub>DD1</sub> | 16 | mA | 1 | | IDD2P1 VDD2 7.5 IIIA 1,4 Idle power-down standby current: All banks idle, CKE is LOW; CS# is HIGH, tcK=tcK(min); CA bus inputs are SWITCHING; data bus inputs are STABLE IDD2P1 VDD2 1 mA 1 IDD2P2 VDD2 1 mA 1 IDD2P1 VDD2, VDD2 0.3 mA 1,4 IDD2P1 VDD2, VDD2 1 mA 1 IDD2P1 VDD2, VDD2 1 mA 1 IDD2P1 VDD2, VDD2 1 mA 1 IDD2P2 VDD2 1 mA 1 IDD2P3 VDD2 1 mA 1 IDD2P3 VDD2 1 mA 1 IDD2PS2 VDD2 1 mA 1 IDD2PS2 VDD2 1 mA 1 IDD2PS2 VDD2 1 mA 1 IDD2PS2 VDD2 1 mA 1 IDD2PS3 VDD2, VDD2 0.3 mA 1,4 IDD2PS1 VDD2, VDD2 0.3 mA 1,4 IDD2PS1 VDD2, VDD2 0.3 mA 1,4 IDD2PS1 VDD2, VDD2 0.3 mA 1,4 | H between valid commands; CA bus inputs | IDD0 <sub>2</sub> | $V_{DD2}$ | 21 | mA | 1 | | All banks idle, CKE is LOW; CS# is HIGH, tck=tck(min); CA bus inputs are SWITCHING; data bus inputs are STABLE IDD2P <sub>1</sub> IDD2P <sub>2</sub> VDD2 1 mA 1 IDD2P <sub>2</sub> VDD2 1 mA 1 IDD2P <sub>1</sub> VDDCA, VDDQ 0.3 mA 1,4 IDD2PS <sub>1</sub> VDD1 0.4 mA 1 IDD2PS <sub>2</sub> VDD2 1 IDD2PS <sub>1</sub> VDD1 0.4 IDD2PS <sub>2</sub> VDD2 1 IDD2PS <sub>1</sub> VDD2 IDD2PS <sub>2</sub> VDD2 1 IDD2PS <sub>2</sub> VDD2 1 IDD2PS <sub>2</sub> VDD2 1 IDD2PS <sub>3</sub> VDD2 1 IDD2PS <sub>1</sub> VDD2 1 IDD2PS <sub>1</sub> VDD2 1 IDD2PS <sub>2</sub> VDD2 1 IDD2PS <sub>1</sub> VDD2 1 IDD2PS <sub>1</sub> VDD2 1 IDD2PS <sub>1</sub> IDD2PS <sub>1</sub> VDD2 1 IDD2PS <sub>1</sub> VDD2 1 IDD2PS <sub>1</sub> IDD2PS <sub>1</sub> VDD2 1 IDD2PS <sub>1</sub> IDD2PS <sub>1</sub> VDD2 1 IDD2PS <sub>1</sub> <sub>2</sub> <sub>3</sub> IDD2PS <sub>2</sub> IDD2PS <sub>3</sub> IDD2PS <sub>4</sub> IDD2 | 3WITCHING; data bus inputs are STABLE | IDD0 <sub>IN</sub> | $V_{DDCA}, V_{DDQ}$ | 7.5 | mA | 1,4 | | tck=tck(min); CA bus inputs are SWITCHING; data bus inputs are STABLE IDD2PIN VDDCA, VDDQ 0.3 mA 1,4 Idle power-down standby current with clock stop: All banks idle, CKE is LOW; CS# is HIGH, CK = LOW, CK# = HIGH; CA bus inputs are STABLE; data bus inputs are STABLE IDD2PSIN VDD2 1 mA 1 IDD2PSIN VDD2 1 mA 1 IDD2PSIN VDD2, VDD2 0.3 mA 1,4 IDD2PSIN VDDCA, VDDQ 0.3 mA 1,4 IDD2PSIN VDDCA, VDDQ 0.3 mA 1,4 | | IDD2P <sub>1</sub> | $V_{DD1}$ | 0.4 | mA | 1 | | Idle power-down standby current with clock stop: All banks idle, CKE is LOW; CS# is HIGH, CK = LOW, CK# = HIGH; CA bus inputs are STABLE; data bus inputs are STABLE Idle non power-down standby current: IDD2PS <sub>1</sub> VDD1 0.4 mA 1 IDD2PS <sub>2</sub> VDD2 1 mA 1 IDD2PS <sub>1</sub> VDD2 0.3 mA 1,4 | | IDD2P <sub>2</sub> | $V_{DD2}$ | 1 | mA | 1 | | stop: All banks idle, CKE is LOW; CS# is HIGH, CK = LOW, CK# = HIGH; CA bus inputs are STABLE; data bus inputs are STABLE IDD2PS <sub>IN</sub> VDDCA, VDDQ 0.3 mA 1,4 Idle non power-down standby current: | nputs are STABLE | IDD2P <sub>IN</sub> | $V_{DDCA}, V_{DDQ}$ | 0.3 | mA | 1,4 | | All banks idle, CKE is LOW; CS# is HIGH, CK = LOW, CK# = HIGH; CA bus inputs are STABLE; data bus inputs are STABLE | · · · · · · · · · · · · · · · · · · · | IDD2PS <sub>1</sub> | $V_{DD1}$ | 0.4 | mA | 1 | | data bus inputs are STABLE IDD2PS <sub>IN</sub> V <sub>DDCA</sub> , V <sub>DDQ</sub> 0.3 mA 1,4 Idle non power-down standby current: IDD2N <sub>1</sub> V <sub>DD1</sub> 0.6 mA 1 | anks idle, CKE is LOW; CS# is HIGH, CK = | IDD2PS <sub>2</sub> | $V_{DD2}$ | 1 | mA | 1 | | Idle non power-down standby current: | | IDD2PS <sub>IN</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 0.3 | mA | 1,4 | | | non power-down standby current: | IDD2N₁ | V <sub>DD1</sub> | 0.6 | mA | 1 | | All banks idle, CKE is HIGH; CS# is HIGH, tck=tck(min); CA bus inputs are SWITCHING; data | | IDD2N <sub>2</sub> | $V_{DD2}$ | 15 | mA | 1 | | bus inputs are STABLE IDD2N <sub>IN</sub> V <sub>DDCA</sub> , V <sub>DDQ</sub> 7.5 mA 1,4 | | IDD2N <sub>IN</sub> | $V_{DDCA}, V_{DDQ}$ | 7.5 | mA | 1,4 | | Idle non power-down standby current with IDD2NS1 V <sub>DD1</sub> 0.6 mA 1 | • | IDD2NS <sub>1</sub> | V <sub>DD1</sub> | 0.6 | mA | 1 | | clock stop: All banks idle, CKE is HIGH; CS# is HIGH, CK = IDD2NS <sub>2</sub> V <sub>DD2</sub> 8 mA 1 | anks idle, CKE is HIGH; CS# is HIGH, CK = | IDD2NS <sub>2</sub> | $V_{DD2}$ | 8 | mA | 1 | | LOW, CK# = HIGH; CA bus inputs are STABLE; data bus inputs are STABLE IDD2NS <sub>IN</sub> V <sub>DDCA</sub> , V <sub>DDQ</sub> 7.5 mA 1,4 | | IDD2NS <sub>IN</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 7.5 | mA | 1,4 | | Active power-down standby current: IDD3P <sub>1</sub> V <sub>DD1</sub> 1 mA 1 | ve power-down standby current: | IDD3P <sub>1</sub> | V <sub>DD1</sub> | 1 | mA | 1 | | One bank active, CKE is LOW; CS# is HIGH, tck=tck(min); CA bus inputs are SWITCHING; data | bank active, CKE is LOW; CS# is HIGH, | IDD3P <sub>2</sub> | $V_{DD2}$ | 8 | mA | 1 | | bus inputs are STABLE IDD3P <sub>IN</sub> V <sub>DDCA</sub> , V <sub>DDQ</sub> 0.3 mA 1,4 | | IDD3P <sub>IN</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 0.3 | mA | 1,4 | | Active power-down standby current with clock IDD3PS <sub>1</sub> V <sub>DD1</sub> 1 mA 1 | | IDD3PS <sub>1</sub> | $V_{DD1}$ | 1 | mA | 1 | | Stop: One bank active, CKE is LOW; CS# is HIGH, CK IDD3PS <sub>2</sub> VDD2 8 mA 1 | bank active, CKE is LOW; CS# is HIGH, CK | IDD3PS <sub>2</sub> | $V_{DD2}$ | 8 | mA | 1 | | = LOW, CK# = HIGH;CA bus inputs are STABLE; data bus inputs are STABLE IDD3PS <sub>IN</sub> V <sub>DDCA</sub> , V <sub>DDQ</sub> 0.3 mA 1,4 | | IDD3PS <sub>IN</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 0.3 | mA | 1,4 | | Active non power-down standby current: IDD3N <sub>1</sub> V <sub>DD1</sub> 1.5 mA 1 | ve non power-down standby current: | IDD3N <sub>1</sub> | $V_{DD1}$ | 1.5 | mA | 1 | | One bank active, CKE is HIGH; CS# is HIGH, tck=tck(min); CA bus inputs are SWITCHING; data | | IDD3N <sub>2</sub> | $V_{DD2}$ | 20 | mA | 1 | | bus inputs are STABLE IDD3N <sub>IN</sub> V <sub>DDCA</sub> , V <sub>DDQ</sub> 7.5 mA 1,4 | nputs are STABLE | IDD3N <sub>IN</sub> | $V_{DDCA}, V_{DDQ}$ | 7.5 | mA | 1,4 | | Active non power-down standby current with IDD3NS <sub>1</sub> V <sub>DD1</sub> 1.5 mA 1 | | IDD3NS <sub>1</sub> | V <sub>DD1</sub> | 1.5 | mA | 1 | | Clock stop: One bank active, CKE is HIGH; CS# is HIGH, CK IDD3NS <sub>2</sub> VDD2 15 mA 1 | bank active, CKE is HIGH; CS# is HIGH, CK | IDD3NS <sub>2</sub> | $V_{DD2}$ | 15 | mA | 1 | | = LOW, CK# = HIGH; CA bus inputs are STABLE; data bus inputs are STABLE IDD3NS <sub>IN</sub> V <sub>DDCA</sub> , V <sub>DDQ</sub> 7.5 mA 1,4 | | IDD3NS <sub>IN</sub> | $V_{DDCA}, V_{DDQ}$ | 7.5 | mA | 1,4 | | Operating burst read current: IDD4R <sub>1</sub> V <sub>DD1</sub> 2 mA 1 | | IDD4R <sub>1</sub> | V <sub>DD1</sub> | 2 | mA | 1 | | tck=tck(min); CS# is HIGH between valid commands; One bank active; BL = 4; RL = IDD4R <sub>2</sub> V <sub>DD2</sub> 140 mA 1 | mands; One bank active; BL = 4; RL = | IDD4R <sub>2</sub> | $V_{DD2}$ | 140 | mA | 1 | | RL(min); CA bus inputs are SWITCHING; 50% data change each burst transfer IDD4R <sub>IN</sub> V <sub>DDCA</sub> 6.5 mA 1 | | IDD4R <sub>IN</sub> | V <sub>DDCA</sub> | 6.5 | mA | 1 | | Operating burst write current: | IDD4W <sub>1</sub> | V <sub>DD1</sub> | 2 | mA | 1 | |------------------------------------------------------------------------------------------|----------------------|--------------------------------------|-----|----|-------------| | tck=tck(min); CS# is HIGH between valid commands; One bank active; BL = 4; WL = | IDD4W <sub>2</sub> | $V_{DD2}$ | 140 | mA | 1 | | WL(min); CA bus inputs are SWITCHING; 50% data change each burst transfer | IDD4W <sub>IN</sub> | $V_{DDCA}, V_{DDQ}$ | 30 | mA | 1,4 | | All Bank Refresh Burst current: | IDD5 <sub>1</sub> | V <sub>DD1</sub> | 34 | mA | 1 | | tck=tck(min); CKE is HIGH between valid commands; trc = trfc(min); burst refresh; CA bus | IDD5 <sub>2</sub> | $V_{DD2}$ | 34 | mA | 1 | | inputs are SWITCHING; data bus inputs are STABLE | IDD5 <sub>IN</sub> | $V_{DDCA}, V_{DDQ}$ | 7.5 | mA | 1,4 | | All Bank Refresh Average current: | IDD5AB <sub>1</sub> | V <sub>DD1</sub> | 2 | mA | 1 | | tck=tck(min); CKE is HIGH between valid commands; trc = trfc(min); CA bus inputs are | IDD5AB <sub>2</sub> | $V_{DD2}$ | 16 | mA | 1 | | SWITCHING; data bus inputs are STABLE | IDD5AB <sub>IN</sub> | $V_{DDCA}, V_{DDQ}$ | 7.5 | mA | 1,4 | | Self refresh current: | IDD6 <sub>1</sub> | $V_{DD1}$ | 0.6 | mA | 1,3,<br>7 | | CK = LOW, CK# = HIGH; CKE is LOW, CA bus inputs are STABLE; data bus inputs are STABLE, | IDD6 <sub>2</sub> | $V_{DD2}$ | 1.5 | mA | 1,3,<br>7 | | Maximum 1x Self-Refresh Rate | IDD6 <sub>IN</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 0.3 | mA | 1,3,<br>4,7 | | David David Mada Oversati | IDD8 <sub>1</sub> | $V_{DD1}$ | 30 | uA | 1 | | Deep Power Down Mode Current: CK=LOW; CK# =HIGH; CKE is LOW; CA bus | IDD8 <sub>2</sub> | $V_{DD2}$ | 30 | uA | 1 | | inputs are STABLE; Data bus inputs are STABLE | IDD8 <sub>IN</sub> | V <sub>DDCA</sub> , V <sub>DDQ</sub> | 100 | uA | 1,4 | #### Notes: - 1. IDD values are the maximum of the distribution of the arithmetic mean. - 2. IDD current specifications are tested after the device is properly initialized. - 3. The 1x self refresh rate is the rate at which the device is refreshed internally during self refresh, before going into the extended temperature range. - 4. Measured currents are the sum of VDDQ and VDDCA. - 5. Guaranteed by design with output reference load and RON = 40 ohm. - 6. The IDD6 currents are measured using bank-masking only. | Parameter | PASR | Dawar Summly | 45°C | 85°C | Unit | | |------------------------------------|------------|------------------|------|------|------|--| | Parameter | PASK | Power Supply | Max. | Max. | Unit | | | | | V <sub>DD1</sub> | 600 | 700 | | | | | Full array | V <sub>DD2</sub> | 1500 | 2000 | uA | | | | | VDDCA, VDDQ | 300 | 300 | | | | | | V <sub>DD1</sub> | 550 | 600 | | | | Partial Array Self Refresh Current | 1/2 array | V <sub>DD2</sub> | 1300 | 1500 | uA | | | | | VDDCA, VDDQ | 300 | 300 | | | | | | V <sub>DD1</sub> | 530 | 550 | | | | | 1/4 array | V <sub>DD2</sub> | 1200 | 1300 | uA | | | | | VDDCA, VDDQ | 300 | 300 | | | <sup>7.</sup> This is the general definition that applies to full-array self refresh. Confidential - 41 of 75 - Rev.1.0 Jun. 2018 Table 50. Electrical AC Characteristics $(V_{DD1} = 1.8V, V_{DDCA}/V_{DDQ}/V_{DD2} = 1.2V, T_{OPER} = -25~85 ^{\circ}C)$ | Symbol | Parameter | Unit | -2<br>Min. | Max. | Note | |------------------------|---------------------------------------------------------------------------------|-----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------| | | Clock Tim | ina | IVIIII. | IVIAX. | | | tCK(avg) | Average clock period | ns | 2.5 | 100 | $\top$ | | tCH(avg) | Average HIGH pulse width | tcĸ | 0.45 | 0.55 | | | t <sub>CL(avg)</sub> | Average LOW pulse width | tck | 0.45 | 0.55 | | | t <sub>CK(abs)</sub> | Absolute clock period | ps | | n + t <sub>JIT(per),min</sub> | | | tCH(abs), | Absolute clock HIGH pulse width | t <sub>CK</sub> | 0.43 | 0.57 | | | tCL(abs), | Absolute clock LOW pulse width | t <sub>CK</sub> | 0.43 | 0.57 | | | tJIT(per), allowed | Clock Period Jitter (with allowed jitter) | ps | -100 | 100 | | | tJIT(cc), allowed | Maximum Clock Jitter between two consecutive clock cycles (with allowed jitter) | ps | - | 200 | | | tJIT(duty),<br>allowed | Duty cycle Jitter (with allowed jitter) | ps | $(t_{CL(abs),min} - t_{CL(abs),min})$ | min - $t_{CH(avg),min}$ ,<br>$avg),min$ ) * $t_{CK(avg)}$<br>$max - t_{CH(avg),max}$ ,<br>$avg),max$ ) * $t_{CK(avg)}$ | | | tERR(2per), | Cumulative error across 2 cycles | ps | -147 | 147 | | | tERR(3per), | Cumulative error across 3 cycles | ps | -175 | 175 | | | terr(4per), | Cumulative error across 4 cycles | ps | -194 | 194 | | | terr(5per), | Cumulative error across 5 cycles | ps | -209 | 209 | | | terr(6per), | Cumulative error across 6 cycles | ps | -222 | 222 | | | terr(7per), | Cumulative error across 7 cycles | ps | -232 | 232 | | | terr(8per), | Cumulative error across 8 cycles | ps | -241 | 241 | | | terr(9per), | Cumulative error across 9 cycles | ps | 249 | 249 | | | terr(10per), | Cumulative error across 10 cycles | ps | -257 | 257 | | | terr(11per), | Cumulative error across 11 cycles | ps | -263 | 263 | | | terr(12per), | Cumulative error across 12 cycles | ps | -269 | 269 | | Confidential - 42 of 75 - Rev.1.0 Jun. 2018 | terr(nper), | Cumulative error across n = 13, 14 49, 50 cycles | ps | Min: terr(nper), allowed, min= (1+0.68ln(n)) * tur(per), allowed, min Max: terr(nper), allowed, max= (1+0.68ln(n)) * tur(per), allowed, max | | | |------------------------|--------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---| | | ZQ Calibration P | arame | ters | | | | t <sub>ZQINIT</sub> | Initialization Calibration Time | μS | 1 | - | | | tzQCL | Long Calibration Time | ns | 360 | - | 6 | | t <sub>zqcs</sub> | Short Calibration Time | ns | 90 | - | 6 | | t <sub>ZQRESET</sub> | Calibration Reset Time | ns | 50 | - | 3 | | | Read Param | eters | T | <u> </u> | | | t <sub>DQSCK</sub> | DQS output access time from CK/CK# | ns | 2.5 | 5.5 | | | t <sub>DQSCKDS</sub> 4 | DQSCK Delta Short | ns | - | 0.45 | | | t <sub>DQSCKDM</sub> 5 | DQSCK Delta Medium | ns | - | 0.9 | | | t <sub>DQSCKDL</sub> 6 | DQSCK Delta Long | ns | - | 1.2 | | | t <sub>DQSQ</sub> | DQS - DQ skew | ns | - | 0.24 | | | t <sub>QHS</sub> | Data hold skew factor | ns | - | 0.28 | | | t <sub>QSH</sub> | DQS Output High Pulse Width | t <sub>CK</sub> | Min: tCH(abs) - 0.05 | | | | t <sub>QSL</sub> | DQS Output Low Pulse Width | tск | Min: †CL(abs) - 0.05 | | | | t <sub>QHP</sub> | Data Half Period | t <sub>CK</sub> | Min: min(tQSH, tQSL) | | | | t <sub>QH</sub> | DQ / DQS output hold time from DQS | ps | Min: <sup>t</sup> QH | P - tQHS | | | t <sub>RPRE</sub> 7 | Read preamble | tcĸ | 0.9 | - | | | t <sub>RPST</sub> 8 | Read postamble | tcĸ | Min: tCL(a | abs) - 0.05 | | | t <sub>LZ(DQS)</sub> | DQS low-Z from clock | ps | Min: tDQSCI | K(MIN) - 300 | | | t <sub>LZ(DQ)</sub> | DQ low-Z from clock | ps | Min: tDQSCK(MIN) | - (1.4 * tQHS(MAX)) | | | t <sub>HZ(DQS)</sub> | DQS high-Z from clock | ps | Max: <sup>t</sup> DQSCI | K(MAX) - 100 | | | t <sub>HZ(DQ)</sub> | DQ high-Z from clock | ps | Max: tDQSCK(MAX) | + (1.4 * tDQSQ(MAX)) | | | | Write Param | eters | | | | | t <sub>DH</sub> | DQ and DM input hold time (Vref based) | ns | 0.27 | - | | | t <sub>DS</sub> | DQ and DM input setup time (Vref based) | ns | 0.27 | - | | | t <sub>DIPW</sub> | DQ and DM input pulse width | t <sub>CK</sub> | 0.35 | - | | | t <sub>DQSS</sub> | Write command to 1st DQS latching transition | t <sub>CK</sub> | 0.75 | 1.25 | | | t <sub>DQSH</sub> | DQS input high-level width | t <sub>CK</sub> | 0.4 | - | | | t <sub>DQSL</sub> | DQS input low-level width | t <sub>CK</sub> | 0.4 | - | | | t <sub>DSS</sub> | DQS falling edge to CK setup time | t <sub>CK</sub> | 0.2 | - | | | t <sub>DSH</sub> | DQS falling edge hold time from CK | t <sub>CK</sub> | 0.2 | - | | | t <sub>WPST</sub> | Write postamble | t <sub>CK</sub> | 0.4 | - | | Confidential - 43 of 75 - Rev.1.0 Jun. 2018 | t <sub>WPRE</sub> | Write preamble | t <sub>CK</sub> | 0.35 | - | | |-------------------------------|--------------------------------------------------------------------------------|-----------------|-----------------------------------------------------|------------------|---| | | CKE Input Par | amete | rs | | | | t <sub>CKE</sub> | CKE min. pulse width (high and low pulse width) | tcĸ | 3 | - | 3 | | t <sub>ISCKE</sub> 9 | CKE input setup time | t <sub>CK</sub> | 0.25 | - | | | t <sub>IHCKE</sub> 10 | CKE input hold time | t <sub>CK</sub> | 0.25 | - | | | | Command Address In | put Pa | arameters | | | | t <sub>IS</sub> 3, 11 | Address and control input setup time (V <sub>REF</sub> based) | ns | 0.29 | - | | | t <sub>IH</sub> 3, 11 | Address and control input hold time (V <sub>REF</sub> based) | ns | 0.29 | - | | | t <sub>IPW</sub> | Address and control input pulse width | t <sub>CK</sub> | 0.4 | - | | | | Mode Register P | arame | ters | Γ | | | t <sub>MRW</sub> | MODE REGISTER Write command period | tcĸ | 5 | - | 5 | | t <sub>MRR</sub> | Mode Register Read command period | t <sub>CK</sub> | 2 | - | 2 | | | LPDDR2 SDRAM Co | 1 | | Γ | | | RL<br>WL | Read Latency Write Latency | t <sub>CK</sub> | 6 3 | | 3 | | t <sub>RC</sub> <sup>17</sup> | ACTIVE to ACTIVE command period | ns | Min: t <sub>RAS</sub> + t <sub>RPab</sub> (with all | | • | | t <sub>CKESR</sub> | CKE min. pulse width during Self-Refresh (low pulse width during Self-Refresh) | ns | Min: t <sub>RAS</sub> + t <sub>RPpb</sub> (with per | -bank Frecharge) | 3 | | t <sub>XSR</sub> | Self refresh exit to next valid command delay | ns | Min: t <sub>R</sub> | FC + 10 | 2 | | t <sub>XP</sub> | Exit power down to next valid command delay | ns | 7.5 | - | 2 | | t <sub>CCD</sub> | CAS to CAS delay | t <sub>CK</sub> | 2 | - | 2 | | t <sub>RTP</sub> | Internal Read to Precharge command delay | ns | 7.5 | - | 2 | | t <sub>RCD</sub> | RAS to CAS Delay | ns | 18 | - | 3 | | t <sub>RPpb</sub> | Row Precharge Time (single bank) | ns | 18 | - | 3 | | t <sub>RPab</sub> | Row Precharge Time (4-bank) | ns | 18 | - | 3 | | t <sub>RAS</sub> | Row Active Time | ns | 42 | 70K | 3 | | t <sub>WR</sub> | Write Recovery Time | ns | 15 | - | 3 | | t <sub>WTR</sub> | Internal Write to Read Command Delay | ns | 7.5 | - | 2 | | t <sub>RRD</sub> | Active bank A to Active bank B | ns | 10 | - | 2 | | t <sub>FAW</sub> | Four Bank Activate Window | ns | 50 | - | 8 | | t <sub>DPD</sub> | Minimum Deep Power Down Time | μS | 500 | - | | | t <sub>REFI</sub> | Average time between REFRESH commands | μS | 7.8 | - | | | t <sub>RFC</sub> | Refresh Cycle time | ns | 90 | - | | | t <sub>REFBW</sub> | Burst REFRESH window = 4 × 8 × tRFC | μS | 2.88 | - | | | | Boot Parameters (10 | MHz - | 55 MHz) | | | | t <sub>CKb</sub> | Clock Cycle Time | ns | 18 | 100 | | | t <sub>ISCKEb</sub> | CKE Input Setup Time | ns | 2.5 | - | | | t <sub>IHCKEb</sub> | CKE Input Hold Time | ns | 2.5 | - | | | | - | | | | | Confidential - 44 of 75 - Rev.1.0 Jun. 2018 | t <sub>ISb</sub> | Address & Control Input Setup Time | ns | 1.15 | - | | |-------------------------------------|--------------------------------------------|----|---------------------------------------------------------------|-----|--| | t <sub>IHb</sub> | Address & Control Input Hold Time | ns | 1.15 | - | | | t <sub>DQSCKb</sub> | DQS Output Data Access Time from CK/CK# | ns | 2 | 10 | | | t <sub>DQSQb</sub> | Data Strobe Edge to Ouput Data Edge tDQSQb | ns | - | 1.2 | | | t <sub>QHSb</sub> | Data Hold Skew Factor | ns | - | 1.2 | | | Temperature De-Rating <sup>16</sup> | | | | | | | t <sub>DQSCK</sub> | tDQSCK derating | ns | - | 6 | | | t <sub>RCD</sub> | | ns | Min: t <sub>RCD</sub> + 1.875 | | | | t <sub>RC</sub> | | ns | Min: t <sub>RC</sub> + 1.875 | | | | t <sub>RAS</sub> | Core Timings Temperature De-Rating | ns | Min: t <sub>RAS</sub> + 1.875<br>Min: t <sub>RP</sub> + 1.875 | | | | t <sub>RP</sub> | | ns | | | | | t <sub>RRD</sub> | | ns | Min: t <sub>RRD</sub> + 1.875 | | | #### Notes: - 1. Frequency values are for reference only. Clock cycle time (tCK) is used to determine device capabilities. - 2. All AC timings assume an input slew rate of 1 V/ns. - 3. READ, WRITE, and input setup and hold values are referenced to VREF. - 4. tDQSCKDS is the absolute value of the difference between any two tDQSCK measurements (in a byte lane) within a contiguous sequence of bursts in a 160ns rolling window. tDQSCKDS is not tested and is guaranteed by design. Temperature drift in the system is <10 °C/s. Values do not include clock jitter. - 5. tDQSCKDM is the absolute value of the difference between any two tDQSCK measurements (in a byte lane) within a 1.6us rolling window. tDQSCKDM is not tested and is guaranteed by design. Temperature drift in the system is <10 °C/s. Values do not include clock jitter. - 6. tDQSCKDL is the absolute value of the difference between any two tDQSCK measurements (in a byte lane) within a 32ms rolling window. tDQSCKDL is not tested and is guaranteed by design. Temperature drift in the system is <10 °C/s. Values do not include clock jitter. For LOW-to-HIGH and HIGH-to-LOW transitions, the timing reference is at the point when the signal crosses the transition threshold (VTT). tHZ and tLZ transitions occur in the same access time (with respect to clock) as valid data transitions. These parameters are not referenced to a specific voltage level but to the time when the device output is no longer driving (for tRPST, tHZ(DQS) and tHZ(DQ)), or begins driving (for tRPRE, tLZ(DQS), tLZ(DQ)). The figure below shows a method to calculate the point when the device is no longer driving tHZ(DQS) and tHZ(DQ) or begins driving tLZ(DQS) and tLZ(DQ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent. The parameters tLZ(DQS), tLZ(DQ), tHZ(DQS), and tHZ(DQ) are defined as single-ended. The timing parameters tRPRE and tRPST are determined from the differential signal DQS/DQS#. Confidential - 45 of 75 - Rev.1.0 Jun. 2018 **Figure 6. Output Transition Timing** - 7. Measured from the point when DQS/DQS# begins driving the signal, to the point when DQS/DQS# begins driving the first rising strobe edge. - 8. Measured from the last falling strobe edge of DQS/DQS# to the point when DQS/DQS# finishes driving the signal. - 9. CKE input setup time is measured from CKE reaching a HIGH/LOW voltage level to CK/CK# crossing. - 10. CKE input hold time is measured from CK/CK# crossing to CKE reaching a HIGH/LOW voltage level. - 11. Input setup/hold time for signal (CA[9:0], CS#). - 12. To ensure device operation before the device is configured, a number of AC boot timing parameters are defined in this table. The letter b is appended to the boot parameter symbols (for example, tCK during boot is tCKb). - 13. Mobile LPDDR2 devices set some mode register default values upon receiving a RESET (MRW) command, as specified in Mode Register Definition. - 14. The output skew parameters are measured with default output impedance settings using the reference load. - 15. The minimum tCK column applies only when tCK is greater than 6ns. - 16. Timing derating applies for operation at 85°C to 105°C when the requirement to derate is indicated by mode register 4 op-code (see the MR4 Device Temperature (MA[7:0] = 04h) table). - 17. DRAM devices should be evenly addressed when being accessed. Disproportionate accesses to a particular row address may result in reduction of the product lifetime. - 18. Clock Specification The jitter specified is a random jitter meeting a Gaussian distribution. Input clocks violating the min/max values may result in device malfunction. #### **Definitions:** t<sub>CK</sub>(avg) t<sub>CK</sub>(avg) is calculated as the average clock period across any consecutive 200 cycle window. $$\mathbf{t}_{CK}(avg) = \left[\sum_{j=1}^{N} \mathbf{t}_{CK_j}\right]/N$$ where N=200 - t<sub>CH</sub>(avg) and t<sub>CL</sub>(avg) t<sub>CH</sub>(avg) is defined as the average HIGH pulse width, as calculated across any consecutive 200 HIGH pulses. $$\mathbf{t}_{CH}(avg) = \left[\sum_{j=1}^{N} \mathbf{t}_{CH_j}\right] / (N \times \mathbf{t}_{CK}(avg))$$ where N=200 - t<sub>CL</sub>(avg) is defined as the average LOW pulse width, as calculated across any consecutive 200 LOW pulses. $$\mathbf{t}_{\text{CL}}(avg) = \left| \sum_{j=1}^{N} \mathbf{t}_{\text{CL}_j} \right| / (N \times \mathbf{t}_{\text{CK}}(avg)) \quad \text{where N=200}$$ - t<sub>JIT</sub>(per) $t_{JIT}$ (per) is the single period jitter defined as the largest deviation of any single tCK from $t_{CK}$ (avg). $t_{JIT}(per) = Min/max of \{t_{CKi} - t_{CK}(avg) \text{ where } i=1 \text{ to } 200\}$ t<sub>JIT</sub>(per), act is the actual clock jitter for a given system. t<sub>JIT</sub>(per), allowed is the specified allowed clock period jitter. t<sub>JIT</sub>(per), is not subject to production test. - t<sub>JIT</sub>(cc) t<sub>JIT</sub>(cc) is defined as the absolute difference in clock period between two consecutive clock cycles. $t_{JIT}(cc) = Max of |\{tCKi +1 - tCKi\}.$ t<sub>IIT</sub>(cc) defines the cycle to cycle jitter. $t_{IIT}(cc)$ is not subject to production test. - t<sub>JIT</sub>(duty) $t_{JIT}$ (duty) is defined with absolute and average specification of $t_{CH}$ / $t_{CL}$ . - t<sub>ERR</sub>(2per), t<sub>ERR</sub> (3per), t<sub>ERR</sub> (4per), t<sub>ERR</sub> (5per), t<sub>ERR</sub> (6-10per) and t<sub>ERR</sub> (11-50per) t<sub>ERR</sub> is defined as the cumulative error across multiple consecutive cycles from t<sub>CK</sub>(avg). $$\mathbf{t}_{\text{ERR}}(\text{nper}) = \left\lfloor \sum_{j=1}^{i+N-1} \mathbf{t}_{\text{CK}_j} \right\rfloor - \left( N \times \mathbf{t}_{\text{CK}}(avg) \right) \qquad \text{where} \begin{cases} \text{n=2} & \text{for } \mathbf{t}_{\text{ERR}}(2per) \\ \text{n=3} & \text{for } \mathbf{t}_{\text{ERR}}(3per) \\ \text{n=4} & \text{for } \mathbf{t}_{\text{ERR}}(4per) \\ \text{n=5} & \text{for } \mathbf{t}_{\text{ERR}}(5per) \\ 6 \leq \text{n} \leq 10 & \text{for } \mathbf{t}_{\text{ERR}}(6-10per) \\ 11 \leq \text{n} \leq 50 & \text{for } \mathbf{t}_{\text{ERR}}(11-50per) \end{cases}$$ #### Definition for tCK(abs), tCH(abs) and tCL(abs) These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times. Table 51. Definition for tCK(abs), tCH(abs) and tCL(abs) | Parameter | Symbol | Min. | Unit | |---------------------------------|-----------------------|------------------------------------------------------------------------------------|------| | Absolute clock period | t <sub>CK</sub> (abs) | t <sub>CK</sub> (avg),min + t <sub>JIT</sub> (per),min | ps | | Absolute clock HIGH pulse width | t <sub>CH</sub> (abs) | $t_{CH}(avg)$ ,min + $t_{JIT}(duty)$ ,min / $t_{CK}(avg)$ min | ps | | Absolute clock LOW pulse width | t <sub>CL</sub> (abs) | t <sub>CL</sub> (avg),min + t <sub>JIT</sub> (duty),min / t <sub>CK</sub> (avg)min | ps | #### Notes: - 1. tCK(avg), min is expressed is ps for this table. - 2. tJIT(duty), min is a negative value. #### 19. CA and CS# Setup, Hold, and Derating For all input signals (CA and CS#), the total required setup time (tIS) and hold time (tIH) is calculated by adding the data sheet tIS (base) and tIH (base) values to the $\Delta$ tIS and $\Delta$ tIH derating values, respectively. Example: tIS (total setup time) = tIS(base) + $\Delta$ tIS. (See the series of tables following this section.) Table 52. CA and CS# Setup and Hold Base Values | Unit [no] | | LPD | DR2 | | Reference | |------------------------|-----|-----|-----|-----|-----------------------------------------------------| | Unit [ps] | 800 | 667 | 533 | 466 | Reference | | t <sub>IS</sub> (base) | 70 | 150 | 240 | 300 | $V_{IH}/V_{IL}(AC) = V_{REF}(DC) \pm 220 \text{mV}$ | | t <sub>IH</sub> (base) | 160 | 240 | 330 | 390 | $V_{IH}/V_{IL}(DC) = V_{REF}(DC) \pm 130 \text{mV}$ | | Unit Incl | | LPD | DR2 | | Reference | |------------------------|-----|-----|-----|-----|-----------------------------------------------------| | Unit [ps] | 400 | 333 | 255 | 200 | Reference | | t <sub>IS</sub> (base) | 300 | 440 | 600 | 850 | $V_{IH}/V_{IL}(AC) = V_{REF}(DC) \pm 300 \text{mV}$ | | t <sub>IH</sub> (base) | 400 | 540 | 700 | 950 | $V_{IH}/V_{IL}(DC) = V_{REF}(DC) \pm 200 \text{mV}$ | Notes: AC/DC referenced for 1 V/ns CA and CS# slew rate, and 2 V/ns differential CK/CK# slew rate. Table 53. Derating Values for AC/DC-Based tIS/tIH (AC220) | | | | CK, CK# Differential Slew Rate | | | | | | | | | | | | | | | |------|-----|-------|---------------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | | | 4.0 \ | 4.0 V/ns 3.0 V/ns 2.0 V/ns 1.8 V/ns 1.6 V/ns 1.4 V/ns 1.2 V/ns 1.0 V/ns | | | | | | | | | | | | V/ns | | | | | | ∆tIS | ∆tIH | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ∆tIH | ∆tIS | ∆tIH | ∆tIS | ∆tIH | ∆tIS | ∆tIH | | | 2.0 | 110 | 65 | 110 | 65 | 110 | 65 | - | - | - | - | - | - | - | - | - | - | | | 1.5 | 74 | 43 | 73 | 43 | 73 | 43 | 89 | 59 | - | - | - | - | - | - | - | - | | CA, | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | - | - | - | - | - | - | | CS# | 0.9 | - | - | -3 | -5 | -3 | -5 | 13 | 11 | 29 | 27 | 45 | 43 | - | - | - | - | | slew | 0.8 | - | - | - | - | -8 | -13 | 8 | 3 | 24 | 19 | 40 | 35 | 56 | 55 | - | - | | rate | 0.7 | - | - | - | - | - | - | 2 | -6 | 18 | 10 | 34 | 26 | 50 | 46 | 66 | 78 | | V/ns | 0.6 | - | - | - | - | - | - | - | - | 10 | -3 | 26 | 13 | 42 | 33 | 58 | 65 | | | 0.5 | - | - | - | - | - | - | - | - | - | - | 4 | -4 | 20 | 16 | 36 | 48 | | | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -7 | 2 | 17 | 34 | Table 54. Derating Values for AC/DC-Based tIS/tIH (AC300) | | | | CK, CK# Differential Slew Rate | | | | | | | | | | | | | | | |------|-----|-------|--------------------------------|------|------|------|------|-------|------|-------|------|----------|------|------|------|------|------| | | | 4.0 \ | V/ns | 3.0 | V/ns | 2.0 | V/ns | 1.8 \ | V/ns | 1.6 \ | V/ns | 1.4 V/ns | | 1.2 | V/ns | 1.0 | V/ns | | | | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ∆tIH | ∆tIS | ∆tIH | ∆tIS | ∆tlH | ∆tIS | ∆tlH | ∆tIS | ∆tlH | | | 2.0 | 150 | 100 | 150 | 100 | 150 | 100 | - | - | - | - | - | - | - | - | - | - | | | 1.5 | 100 | 67 | 100 | 67 | 100 | 67 | 116 | 83 | - | - | - | - | - | - | - | - | | CA, | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | - | - | - | - | - | - | | CS# | 0.9 | - | - | -4 | -8 | -4 | -8 | 12 | 8 | 28 | 24 | 44 | 40 | - | - | - | - | | slew | 0.8 | - | - | - | - | -12 | -20 | 4 | -4 | 20 | 12 | 36 | 28 | 52 | 48 | - | - | | rate | 0.7 | - | - | - | - | - | - | -3 | -18 | 13 | -2 | 29 | 14 | 45 | 34 | 61 | 66 | | V/ns | 0.6 | - | - | - | - | - | - | - | - | 2 | -21 | 18 | -5 | 34 | 15 | 50 | 47 | | | 0.5 | - | - | - | - | - | - | - | - | - | - | -12 | -32 | 4 | -12 | 20 | 20 | | | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -35 | -40 | -11 | -8 | Confidential - 48 of 75 - Rev.1.0 Jun. 2018 #### 20. Data Setup, Hold, and Slew Rate Derating For all input signals (DQ, DM) calculate the total required setup time (tDS) and hold time (tDH) by adding the data sheet tDS(base) and tDH(base) values to the $\Delta$ tDS and $\Delta$ tDH derating values, respectively. Example: tDS = tDS(base) + $\Delta$ tDS. Table 55. Data Setup and Hold Base Values | Unit Incl | | LPD | DR2 | | Reference | |------------------------|-----|-----|-----|-----|-----------------------------------------------------| | Unit [ps] | 800 | 667 | 533 | 466 | Reference | | t <sub>DS</sub> (base) | 50 | 130 | 210 | 230 | $V_{IH}/V_{IL}(AC) = V_{REF}(DC) \pm 220 \text{mV}$ | | t <sub>DH</sub> (base) | 140 | 220 | 300 | 320 | $V_{IH}/V_{IL}(DC) = V_{REF}(DC) \pm 130 \text{mV}$ | | Unit [no] | | LPD | DR2 | | Reference | |------------------------|-----|-----|-----|-----|-----------------------------------------------------| | Unit [ps] | 400 | 333 | 255 | 200 | Reference | | t <sub>DS</sub> (base) | 180 | 300 | 450 | 700 | $V_{IH}/V_{IL}(AC) = V_{REF}(DC) \pm 300 \text{mV}$ | | t <sub>DH</sub> (base) | 280 | 400 | 550 | 800 | $V_{IH}/V_{IL}(DC) = V_{REF}(DC) \pm 200 \text{mV}$ | Notes: AC/DC referenced for 1 V/ns DQ, DM slew rate, and 2 V/ns differential DQS/DQS# slew rate. Table 56. Derating Values for AC/DC-Based tDS/tDH (AC220) | | | | | | | | | | | • | | | | | | | | |------|-----|-------|------|-------|------|------|------|------|---------|--------|--------|------|------|------|------|------|------| | | | | | | | | DQS, | DQS# | # Diffe | rentia | I Slew | Rate | | | | | | | | | 4.0 \ | V/ns | 3.0 \ | V/ns | 2.0 | V/ns | 1.8 | V/ns | 1.6 \ | V/ns | 1.4 | V/ns | 1.2 | V/ns | 1.0 | V/ns | | | | ∆tDS | ∆tDH | | 2.0 | 110 | 65 | 110 | 65 | 110 | 65 | - | - | - | - | - | - | - | - | - | - | | | 1.5 | 74 | 43 | 73 | 43 | 73 | 43 | 89 | 59 | - | - | - | - | - | - | - | - | | DQ. | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | - | - | - | - | - | - | | DM | 0.9 | - | - | -3 | -5 | -3 | -5 | 13 | 11 | 29 | 27 | 45 | 43 | - | - | - | - | | slew | 0.8 | - | ı | ı | - | -8 | -13 | 8 | 3 | 24 | 19 | 40 | 35 | 56 | 55 | - | - | | rate | 0.7 | - | - | - | - | - | - | 2 | -6 | 18 | 10 | 34 | 26 | 50 | 46 | 66 | 78 | | V/ns | 0.6 | - | - | - | - | - | - | - | - | 10 | -3 | 26 | 13 | 42 | 33 | 58 | 65 | | | 0.5 | - | - | - | - | - | - | - | - | - | - | 4 | -4 | 20 | 16 | 36 | 48 | | | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -7 | 2 | 17 | 34 | Table 57. Derating Values for AC/DC-Based tDS/tDH (AC300) | | | | CK, CK# Differential Slew Rate | | | | | | | | | | | | | | | |------|-----|----------------------------------------------------------------------------|--------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | | | 4.0 V/ns 3.0 V/ns 2.0 V/ns 1.8 V/ns 1.6 V/ns 1.4 V/ns 1.2 V/ns | | | | | | | | | | | | 1.0 | V/ns | | | | | | ∆tDS | ∆tDH | | 2.0 | 150 | 100 | 150 | 100 | 150 | 100 | - | - | - | - | - | - | - | - | - | - | | | 1.5 | 100 | 67 | 100 | 67 | 100 | 67 | 116 | 83 | - | - | - | - | - | - | - | - | | DQ. | 1.0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 16 | 32 | 32 | - | - | - | - | - | - | | DM | 0.9 | - | - | -4 | -8 | -4 | -8 | 12 | 8 | 28 | 24 | 44 | 40 | - | - | - | - | | slew | 0.8 | - | - | - | - | -12 | -20 | 4 | -4 | 20 | 12 | 36 | 28 | 52 | 48 | - | - | | rate | 0.7 | - | - | - | - | - | - | -3 | -18 | 13 | -2 | 29 | 14 | 45 | 34 | 61 | 66 | | V/ns | 0.6 | - | - | - | - | - | - | - | - | 2 | -21 | 18 | 5 | 34 | 15 | 50 | 47 | | | 0.5 | - | - | - | - | - | - | - | - | - | - | -12 | -32 | 4 | -12 | 20 | 20 | | | 0.4 | - | - | - | - | - | - | - | - | - | - | - | - | -35 | -40 | -11 | -8 | #### 21. HSUL\_12 Driver Output Timing Reference Load The below figure represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be either a precise representation of the typical system environment or a depiction of the actual load presented by a production tester. Figure 7. HSUL\_12 Driver Output Reference Load for Timing and Slew Rate #### 22. RON<sub>PU</sub> and RON<sub>PD</sub> Resistor Definition $$RONPU = \frac{(VDDQ - Vout)}{ABS (lout)}$$ NOTE: This is under the condition that RONPD is turned off $$RONPD = \frac{(Vout)}{ABS (lout)}$$ NOTE: This is under the condition that RONPU is turned off Figure 8. Output Driver: Definition of Voltages and Currents #### **Chip in Drive Mode** #### 23. Output Driver Temperature and Voltage Sensitivity If temperature and/or voltage change after calibration, the tolerance limits widen according to the Tables shown below. ### **Table 58. Output Driver Sensitivity Definition** | Resistor | Vout | Min | Max | Unit | Note | |-------------------|----------------------|--------------------------------------------|-------------------------------------------------------------------------|------|------| | RON <sub>PD</sub> | 0.5 v.V | 85 - ( dRONdT x ΔT ) - ( dRONdV x ΔV ) | 115 + (dRONdT $\times$ $\Delta$ T ) + (dRONdV $\times$ $\Delta$ V ) | % | o b | | RON <sub>PU</sub> | $0.5 \times V_{DDQ}$ | 65 - (uRONu1 x Д1 ) - (uRONuv x ДV ) | $115 + (dRONd1 \times \Delta1 ) + (dRONdV \times \DeltaV )$ | 70 | a,b | NOTE: #### Table 59. Output Driver Temperature and Voltage Sensitivity | Symbol | Parameter | Min | Max | Unit | |--------|-----------------------------|------|------|------| | dRONdT | RON Temperature Sensitivity | 0.00 | 0.75 | %/°C | | dRONdV | RON Voltage Sensitivity | 0.00 | 0.20 | %/mV | #### 24. RON<sub>PU</sub> and RON<sub>PD</sub> Characteristics without ZQ Calibration Output driver impedance RON is defined by design and characterization as default setting. Table 60. Output Driver DC Electrical Characteristics without ZQ Calibration | RON <sub>NOM</sub> | Resistor | Vout | Min | Nom | Max | Unit | Note | |--------------------|----------|------------------------|------|------|------|------|------| | 34.3Ω | RON34PD | 0.5 x V <sub>DDQ</sub> | 24 | 34.3 | 44.6 | Ω | а | | 34.312 | RON34PU | $0.5 \times V_{DDQ}$ | 24 | 34.3 | 44.6 | Ω | а | | 40.0Ω | RON40PD | $0.5 \times V_{DDQ}$ | 28 | 40 | 52 | Ω | а | | 40.012 | RON40PU | $0.5 \times V_{DDQ}$ | 28 | 40 | 52 | Ω | а | | 48.0Ω | RON48PD | $0.5 \times V_{DDQ}$ | 33.6 | 48 | 62.4 | Ω | а | | 40.012 | RON48PU | $0.5 \times V_{DDQ}$ | 33.6 | 48 | 62.4 | Ω | а | | 60.0Ω | RON60PD | $0.5 \times V_{DDQ}$ | 42 | 60 | 78 | Ω | а | | 00.012 | RON60PU | $0.5 \times V_{DDQ}$ | 42 | 60 | 78 | Ω | а | | 80.0Ω | RON80PD | $0.5 \times V_{DDQ}$ | 56 | 80 | 104 | Ω | а | | 00.012 | RON80PU | $0.5 \times V_{DDQ}$ | 56 | 80 | 104 | Ω | а | | 120.0Ω | RON120PD | $0.5 \times V_{DDQ}$ | 84 | 120 | 156 | Ω | а | | (optional) | RON120PU | $0.5 \times V_{DDQ}$ | 84 | 120 | 156 | Ω | а | NOTE: Confidential - 51 of 75 - Rev.1.0 Jun. 2018 a. $\Delta T = T - T$ (@ calibration), $\Delta V = V - V$ (@ calibration) b. dRONdT and dRONdV are not subject to production test but are verified by design and characterization. a. Across entire operating temperature range, without calibration. #### **Timing Waveforms** Figure 9. Command Input Setup and Hold Timing #### NOTES: Setup and hold conditions also apply to the CKE pin. See section related to power down for timing diagrams related to the CKE pin. Figure 10. CKE Input Setup and Hold Timing #### NOTES - 1. After CKE is registered LOW, CKE signal level shall be maintained below VILCKE for tCKE specification (LOW pulse width). - 2. After CKE is registered HIGH, CKE signal level shall be maintained above VIHCKE for tCKE specification (HIGH pulse width). Figure 11. Data output (read) timing (tDQSCKmax) - 1. tDQSCK may span multiple clock periods. - 2. An effective Burst Length of 4 is shown. Figure 12. Data output (read) timing (tDQSCKmin) ### NOTES: 1. An effective Burst Length of 4 is shown. Confidential - 53 of 75 -Rev.1.0 Jun. 2018 Figure 13. Burst read (RL = 5, BL = 4, tDQSCK > tCK) Figure 14. Burst read (RL = 3, BL = 8, tDQSCK < tCK) ### Figure 15. tDQSCKDL timing NOTES: 1. tDQSCKDLmax is defined as the maximum of ABS(tDQSCKn - tDQSCKm) for any {tDQSCKn, tDQSCKm} pair within any 32ms rolling windo Confidential - 54 of 75 - Rev.1.0 Jun. 2018 #### Figure 16. tDQSCKDM timing NOTES: 1. tDQSCKDMmax is defined as the maximum of ABS(tDQSCKn - tDQSCKm) for any {tDQSCKn,tDQSCKm} pair within any 1.6µs rolling window #### Figure 17. tDQSCKDS timing NOTES: 1. tDQSCKDSmax is defined as the maximum of ABS(tDQSCKn - tDQSCKm) for any {tDQSCKn, tDQSCKm} pair for reads within a consecutive burst within any 160ns rolling window. Figure 18. Burst read followed by burst write (RL = 3, WL = 1, BL = 4) Figure 19. Seamless burst read (RL = 3, BL = 4, tCCD = 2) Figure 20. Read burst interrupt example (RL = 3, BL = 8, tCCD = 2) - 1. For LPDDR2-S4 devices, read burst interrupt function is only allowed on burst of 8 and burst of 16. - 2. For LPDDR2-S4 devices, read burst interrupt may only occur on even clock cycles after the previous read commands, provided that tCCD is met. - 3. Reads can only be interrupted by other reads or the BST command. - 4. Read burst interruption is allowed to any bank inside DRAM. - 5. Read burst with Auto-Precharge is not allowed to be interrupted. - 6. The effective burst length of the first read equals two times the number of clock cycles between the first read and the interrupting read. Confidential - 56 of 75 - Rev.1.0 Jun. 2018 Figure 21. Burst write (WL = 1, BL = 4) Figure 22. Burst write followed by burst read (RL=3, WL = 1, BL = 4) - 1. The minimum number of clock cycles from the burst write command to the burst read command for any bank is [WL + 1 + BL/2 + RU( tWTR/tCK)]. - 2. tWTR starts at the rising edge of the clock after the last valid input datum. - 3. If a write burst is truncated with a Burst Terminate (BST) command, the effective burst length of the truncated write burst should be used as BL to calculate the minimum write to read delay. Confidential - 57 of 75 - Rev.1.0 Jun. 2018 Figure 23. Seamless burst write (WL = 1, BL = 4, tCCD = 2) 1. The seamless burst write operation is supported by enabling a write command every other clock for BL = 4 operation, every four clocks for BL = 8 operation, or every eight clocks for BL=16 operation. This operation is allowed regardless of same or different banks as long as the banks are activated. Figure 24. Write burst interrupt timing (WL = 1, BL = 8, tCCD = 2) #### NOTES: - 1. For LPDDR2-S4 devices, write burst interrupt function is only allowed on burst of 8 and burst of 16. - 2. For LPDDR2-S4 devices, write burst interrupt may only occur on even clock cycles after the previous write commands, provided that tCCD(min) is met. - 3. Writes can only be interrupted by other writes or the BST command. - 4. Write burst interruption is allowed to any bank inside DRAM. - 5. Write burst with Auto-Precharge is not allowed to be interrupted. - 6. The effective burst length of the first write equals two times the number of clock cycles between the first write and the interrupting write. Confidential - 58 of 75 - Rev.1.0 Jun. 2018 Figure 25. Burst Write truncated by BST (WL = 1, BL = 16) - 1. The BST command truncates an ongoing write burst WL \* tCK + tDQSS after the rising edge of the clock where the Burst Terminate command is issued. - 2. For LPDDR2-S4 devices, BST can only be issued an even number of clock cycles after the Write command. - 3. Additional BST commands are not allowed after T4 and may not be issued until after the next Read or Write command. Figure 26. Burst Read truncated by BST (RL=3, BL = 16) #### NOTES: - 1. The BST command truncates an ongoing read burst RL \* tCK + tDQSCK + tDQSQ after the rising edge of the clock where the Burst Terminate command is issued. - 2. For LPDDR2-S4 devices, BST can only be issued an even number of clock cycles after the Read command. - 3. Additional BST commands are not allowed after T4 and may not be issued until after the next Read or Write command. Confidential - 59 of 75 - Rev.1.0 Jun. 2018 Figure 27. Write Data Mask ### **Data Mask Timing** Data Mask Function, WL=2, BL=4 shown, second DQ masked Confidential - 60 of 75 - Rev.1.0 Jun. 2018 Figure 28. Burst read followed by precharge (RL = 3, BL = 8, RU(tRTP(min)/tCK) = 2) Figure 29. Burst read followed by precharge (RL = 3, BL = 4, RU(tRTP(min)/tCK) = 3) Confidential - 61 of 75 - Rev.1.0 Jun. 2018 Figure 30. Burst write operation followed by precharge (WL = 1, BL = 4) Figure 31. Burst read with auto-precharge (RL = 3, BL = 4, RU(tRTP(min)/tCK) = 2) Confidential - 62 of 75 - Rev.1.0 Jun. 2018 Figure 32. Burst write with auto-precharge (WL = 1, BL = 4) Figure 33. All Bank Refresh Operation Confidential - 63 of 75 - Rev.1.0 Jun. 2018 Figure 34. Mode Register Read timing (RL = 3, tMRR = 2) - 1. Mode Register Read has a burst length of four. - 2. Mode Register Read operation shall not be interrupted. - 3. Mode Register data is valid only on DQ[0-7] on the first beat. Subsequent beats contain valid, but undefined data. DQ[8-max] contain valid, but undefined data for the duration of the MRR burst. - 4. The Mode Register Command period is tMRR. No command (other than Nop) is allowed during this period. - 5. Mode Register Reads to DQ Calibration registers MR32 and MR40 are described in the section on DQ Calibration. - 6. Minimum Mode Register Read to write latency is RL + RU(tDQSCKmax/tCK) + 4/2 + 1 WL clock cycles. - 7. Minimum Mode Register Read to Mode Register Write latency is RL + RU(tDQSCKmax/tCK) + 4/2 + 1 clock cycles. Figure 35. Self-Refresh Operation - NOTES: 1. Input clock frequency may be changed or stopped during self-refresh, provided that upon exiting self-refresh, a minimum of 2 clocks of stable clock are provided and the clock frequency is between the minimum and maximum frequency for the particular speed grade. 2. Device must be in the "All banks idle" state prior to entering Self Refresh mode. 3. tXSR begins at the rising edge of the clock after CKE is driven HIGH. 4. A valid command may be issued only after tXSR is satisfied. NOPs shall be issued during tXSR. Confidential - 64 of 75 -Rev.1.0 Jun. 2018 Figure 36. Read to MRR timing (RL = 3, tMRR = 2) - 1. The minimum number of clocks from the burst read command to the Mode Register Read command is BL/2. - 2. The Mode Register Read Command period is tMRR. No command (other than Nop) is allowed during this period. Figure 37. Burst Write Followed by MRR (RL = 3, WL = 1, BL = 4) #### NOTES: - 1. The minimum number of clock cycles from the burst write command to the Mode Register Read command is [WL + 1 - + BL/2 + RU( tWTR/tCK)]. - 2. The Mode Register Read Command period is tMRR. No command (other than Nop) is allowed during this period. Confidential - 65 of 75 - Rev.1.0 Jun. 2018 Figure 38. MR32 and MR40 DQ Calibration timing (RL = 3, tMRR = 2) #### NOTES: - 1. Mode Register Read has a burst length of four. - 2. Mode Register Read operation shall not be interrupted. CMD not allowed Confidential - 66 of 75 -Rev.1.0 Jun. 2018 <sup>3.</sup> Mode Register Reads to MR32 and MR40 drive valid data on DQ[0] during the entire burst. For x32 devices, DQ[8], DQ[16], and DQ[24] shall drive the same information as DQ[0] during the burst. <sup>4.</sup> For x32 devices, DQ[7:1], DQ[15:9], DQ[23:17], and DQ[31:25] may optionally drive the same information as DQ[0] or they may drive 0b during the burst. <sup>5.</sup> The Mode Register Command period is tMRR. No command (other than Nop) is allowed during this period Figure 39. Mode Register Write timing (RL = 3, tMRW = 5) - 1. The Mode Register Write Command period is tMRW. No command (other than Nop) is allowed during this period. - 2. At time Ty, the device is in the idle state. Figure 40. ZQ Calibration Initialization timing - 1. The ZQ Calibration Initialization period is tZQINIT. No command (other than Nop) is allowed during this period. - 2. CKE must be continuously registered HIGH during the calibration period. - 3. All devices connected to the DQ bus should be high impedance during the calibration process. Figure 41. ZQ Calibration short timing #### NOTES: - 1. The ZQ Calibration Short period is tZQCS. No command (other than Nop) is allowed during this period. - 2. CKE must be continuously registered HIGH during the calibration period. - 3. All devices connected to the DQ bus should be high impedance during the calibration process. Confidential - 67 of 75 - Rev.1.0 Jun. 2018 Figure 42. ZQ Calibration Long timing - 1. The ZQ Calibration Long period is tZQCL. No command (other than Nop) is allowed during this period. - 2. CKE must be continuously registered HIGH during the calibration period. - 3. All devices connected to the DQ bus should be high impedance during the calibration process. Figure 43. ZQ Calibration Reset timing #### NOTES: - 1. The ZQ Calibration Reset period is tZQRESET. No command (other than Nop) is allowed during this period. - 2. CKE must be continuously registered HIGH during the calibration period. - 3. All devices connected to the DQ bus should be high impedance during the calibration process. Figure 44. Basic power down entry and exit timing diagram #### NOTES 1. Input clock frequency may be changed or the input clock stopped during power-down, provided that upon exiting power-down, the clock is stable and within specified limits for a minimum of 2 clock cycles prior to power-down exit and the clock frequency is between the minimum and maximum frequency for the particular speed grade. Figure 45. Example of CKE intensive environment Figure 46. REF to REF timing with CKE intensive environment NOTE: The pattern shown above can repeat over a long period of time. With this pattern, DRAM guarantees all AC and DC timing & voltage specifications and DLL operation with temperature and voltage drift Figure 47. Read to power-down entry NOTES: 1. CKE may be registered LOW RL + RU(tDQSCK(MAX)/tCK) + BL/2 + 1 clock cycles after the clock on which the Read command is registered. Confidential - 69 of 75 - Rev.1.0 Jun. 2018 Figure 48. Read with autoprecharge to power-down entry Figure 49. Write to power-down entry 1. CKE may be registered LOW WL + 1 + BL/2 + RU(tWR/tCK) clock cycles after the clock on which the Write command is registered. Confidential - 70 of 75 - Rev.1.0 Jun. 2018 Figure 50. Write with autoprecharge to power-down entry 1. CKE may be registered LOW RL + RU(tDQSCK(MAX)/tCK)+ BL/2 + 1 clock cycles after the clock on which the Read command is registered. Figure 51. Refresh command to power-down entry NOTES: 1. CKE may go LOW tIHCKE after the clock on which the Activate command is registered. Figure 52. Activate command to power-down entry NOTES: 1. CKE may go LOW tIHCKE after the clock on which the Activate command is registered. Confidential - 71 of 75 - Rev.1.0 Jun. 2018 ### Figure 53. Preactive Precharge-all command to power-down entry 1. CKE may go LOW tIHCKE after the clock on which the Preactive/Precharge/Precharge-All command is registered. ### Figure 54. Mode Register Read to power-down entry NOTES: 1. CKE may be registered LOW RL + RU(tDQSCK(MAX)/tCK) + 4/2 + 1 clock cycles after the clock on which the Mode Register Read command is registered. #### Figure 55. MRW command to power-down entry Confidential - 72 of 75 - Rev.1.0 Jun. 2018 ### Figure 56. Deep power down entry and exit timing diagram - NOTES: 1. Initialization sequence may start at any time after Tc. 2. tINIT3, and Tc refer to timings in the LPDDR2 initialization sequence. For more detail, see "Power-up, Initialization, and Power-Off". 3. Input clock frequency may be changed or the input clock stopped during deep power-down, provided that upon exiting deep power-down, the clock is stable and within specified limits for a minimum of 2 clock cycles prior to deep power-down exit and the clock frequency is between the minimum and maximum frequency for the particular speed grade. Confidential - 73 of 75 -Rev.1.0 Jun. 2018 Figure 57. 134-Ball FBGA Package 10 x 11.5 x 1.0mm(max) Outline Drawing Information Dimension in inch **Dimension in mm** Symbol Min Nom Max Min Nom Max Α 0.040 1.02 0.25 Α1 0.010 0.012 0.014 0.30 0.35 A2 0.023 0.026 0.585 0.67 10.00 D 0.390 0.394 0.398 9.90 10.10 11.40 11.60 Ε 0.449 0.453 0.457 11.50 D1 0.230 5.85 E1 10.40 0.409 0.65 0.026 е 0.30 0.012 0.014 0.016 0.35 0.40 b Confidential - 74 of 75 -Rev.1.0 Jun. 2018 #### PART NUMBERING SYSTEM | AS4C | 8M32MD2A | 25 | В | С | N | |------|------------------------------------------|-----------|----------|---------------------------------|----------------------------------| | DRAM | 8M32=8Mx32<br>MD2=Mobile DDR2<br>A=A die | 25=400MHz | B = FBGA | C=Commercial<br>(-25° C~+85° C) | Indicates Pb and<br>Halogen Free | Alliance Memory, Inc. 511 Taylor Way, San Carlos, CA 94070 Tel: 650-610-6800 Fax: 650-620-9211 www.alliancememory.com Copyright © Alliance Memory All Rights Reserved © Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.