

# **Si3406x Family Data Sheet**

# Fully-Integrated IEEE 802.3-Compliant POE+ PD Interface and High-Efficiency Switching Regulators with Sleep, Wake, and LED **Drive**

The Si3406x family integrates all power management and control functions required in a Power-over-Ethernet Plus (PoE+) powered device (PD) application. These devices convert the high voltage supplied over the 10/100/1000BASE-T Ethernet connection to a regulated, low-voltage output supply. The optimized architecture of this device family minimizes the solution footprint and external BOM cost and enables the use of low-cost external components while maintaining high performance. The Si3406x family integrates the required diode bridges and transient surge suppressor, thus enabling direct connection of the IC to the Ethernet RJ-45 connector. The switching power FET and all associated functions are also integrated. The integrated, current mode controlled switching regulator supports isolated or non-isolated flyback and buck converter topologies. The switching frequency for the regulator is tunable with a simple external resistor value to help avoid unwanted harmonics for better emissions control. A synchronous driver is provided to optionally drive a secondary side FET to improve efficiency of power conversion. Connection to the PSE switch is maintained during sleep by an optional automated maintain-power-signature (MPS) signal.

These devices fully support the IEEE 802.3at specification for the cases of single or two event classification. Standard external resistors provide the proper IEEE 802.3 signatures for the detection function and programming of the classification mode, and internal startup circuits ensure well-controlled soft-start initial operation of both the hotswap switch and the voltage regulator.

The Si34061 and Si34062 add main transformer bias winding support for ultra-high-efficiency operation.

The Si34062 includes support for sleep modes with wake function, as well as LED drive capability. These features can be utilized to minimize standby current, control sleep and wake states, and provide application status information using an LED.

The Si3406 is available in a low-profile, 20-pin, 5 x 5 mm QFN package, and the Si34061 and Si34062 are available in low-profile, 24-pin, 5 x 5 mm QFN packages.

### **KEY FEATURES**

- Type 1 (PoE) or Type 2 (PoE+) power
- Full IEEE 802.3at compliance
- Synchronous secondary FET driver
- Current mode dc-dc converter
- Tunable switching frequency
- Auxiliary transformer winding support
- Auxiliary wall adapter support (12 V to 57 V) • Internal hotswap and switching FET bypass support
- Automated maintain-power-signature (MPS) support
- Sleep mode augmented with wake pin, mode control, and LED driver
- 120 V Absolute Max voltage performance
- Extended –40 to +85 °C temperature
- Compact ROHS-compliant 5 mm x 5 mm QFN Package

#### **APPLICATIONS**

- Voice over IP telephones
- Wireless access points
- Security and surveillance IP cameras
- Lighting luminaires
- Point-of-sale terminals
- Internet appliances
- Network devices

# <span id="page-1-0"></span>**1. Ordering Guide**



## **Table 1.1. Si3406x Ordering Guide**

# **Table of Contents**



# <span id="page-3-0"></span>**2. System Overview**

The following Block Diagrams will give the designer a sense for the internal arrangement of functional blocks, plus their relationships to external pins. The Block Diagrams are followed by a description of the features of these integrated circuits.

### **2.1 Block Diagrams**



**Figure 2.1. Si3406 Block Diagram**



**Figure 2.2. Si34061 Block Diagram**

<span id="page-4-0"></span>

**Figure 2.3. Si34062 Block Diagram**

### **2.2 Power over Ethernet (PoE) Line-Side Interface**

The PoE line interface consists of diode bridges, internal surge protection, and the protocol interface support for detection and classification.

Internal diode bridge maximum current is given by the specification,  $I_{\text{RECT}}$ . For Class 1 and Class 2 applications, the internal diode bridge can be used. For Class 3 and Class 4, an external diode bridge needs to be installed.

The external bridge should be connected in parallel to the internal bridge and the designer must ensure that the internal bridge will not conduct significant current by using low-voltage-drop external diodes. For higher efficiency, Schottky diodes are recommended.

Instead of a diode bridge, a Mosfet based bridge can be used as well to further improve the overall efficiency.

The chip features active protection against surge transients and accidentally applied telephony voltages.

### **2.2.1 Surge Protection**

The surge protection circuit is activated if the VPOS-VNEG voltage exceeds V<sub>PROT</sub> and the hotswap switch is off (dc-dc is not powered). If the hotswap switch is on, the surge power is sunk in the dc-dc input capacitance.

The internal surge protection can be overridden with an external TVS if higher than specified surge conditions need be tolerated. The external surge device must be connected between VPOS an VNEG in parallel to the internal one; therefore, the designer must ensure that the external surge protection will activate prior to the internal surge protection.

### **2.2.2 Telephony Protection**

The Si3406x provides protection against telephony ringing voltage. The telephony ringing is much longer than the surge pulse but it has less energy, therefore, the Si3406x has a switch parallel with the supply (between VPOS and VNEG). When the protection circuit is activated, it turns ON the protection switch; the ringing energy then dissipates on this switch and ringing generator resistance (> 400 Ω).

#### <span id="page-5-0"></span>**2.2.3 Detection and Classification**

When the Si3406x is connected via Ethernet cable to a PSE-enabled Ethernet switch, it must provide a characteristic resistance (~25 kΩ) to the PSE in a given voltage range (2.7–10.1 V). This is called detection. After the PSE detects the PD, the PSE increases the voltage above the classification threshold 14.5 V. Then, the PD provides the classification current to inform the PSE about its required power class (Class 1, 2, 3, or 4). Type 1 PSEs will recognize the Class 4 PD as Class 0, providing 15.4 W to the PD. Therefore, the optimal Class 4 PD application is designed with two power modes: Low-Power mode (for Type 1 PSE) and High-Power mode (for Type 2 PSE). Type 2 PSEs have additional voltage steps before switching on the PD. After an initial classification voltage pulse, the Type 2 PSE reduces the voltage below the mark threshold level (10 V). At that point, the PD should provide a non-valid detection resistance. Then, the PSE raises a voltage up again to the Class event range (Class 2). Last, before turning ON the dc-dc, the PSE reduces the voltage again (Mark2). This sequence is recognized by the si3406x, and it pulls down its nT2P pin to inform the application about the higher available power; otherwise, the application will need to operate in a reduced power consumption state (Type 1) if the PSE is incapable of delivering Class 4 power.



**Figure 2.4. Powered Device Voltages**

#### **2.3 Hotswap Switch**

The hotswap switch is a high-voltage device that separates the PoE inerface from the dc-dc converter domain. The internal hotswap switch (HSSW) is turned on (conducting) when the PoE interface voltage goes above  $V_{UVLO-R}$ . It provides limited inrush current until the dc-dc side capacitor is charged. The hotswap switch turns off (open) if voltage on the HSSW switch (HSO-VNEG) is greater than V<sub>HSSW</sub> OFF.

In overload, the hotswap switch goes into current-limiting mode with a current limit of  $I_{OVI}$ . It will turn back ON after  $T_{WAITHSSW}$  elapses and the dc-dc input capacitor is recharged, meaning the HSO-VNEG voltage is less than  $V_{HSSW}$  on.

The hotswap switch (if it is in the on state and conducting) can detect if the current is lower than  $I_{MPSth}$ . If automatic sleep mode is enabled, the chip turns on MPS pulse generation, which ensures that the PSE will not disconnect.

With the Si34061, an external hotswap switch can be used to improve efficiency and reduce thermal stress in high current applications. For Class 3 applications, using an external hotswap switch is recommended; for Class 4, it is mandatory because the internal hotswap switch otherwise generates significant heat. When an external hotswap switch is used, intelligent switch control ensures that inrush current limiting and automatic MPS request of the internal switch are still supported.

### <span id="page-6-0"></span>**2.4 HSSW State Machine**

The HSSW operates as simple 4-state state machine:



**Figure 2.5. Hotswap Switch 4-State Machine**

#### **OFF State**

HSSW turn-on is controlled by UVLO, the undervoltage lockout feature. When UVLO is engaged, the HSSW is OFF. In this state, the HSSW is in idle mode, VNEG and HSO pins are disconnected. In normal operation, a complete detect/classification procedure precedes the HSSW turn-on, and the control of this sequence is implemented in the state machine logic of the chip.

### **INRUSH State**

After the controller enables the HSSW, the block starts operation in the INRUSH state. In this state the switch itself is not directly turned on, but operating in a closed-loop current limit mode to avoid high current peaks during the charging of the input capacitor of the dc-dc converter.

If the  $V_{HSSW}$  voltage drops below 380 mV (meaning the bypass cap is 99% charged), the HSSW will change state to ON either in Type1 classification immediately, or in Type2 classification if the HSSW has been in the INRUSH state for at least 80 ms.

### **ON State**

In ON state, the HSSW switch is completely turned on. The HSSW circuit continuously monitors  $V_{HSSW}$ . HSSW will change to OVER-LOAD state if  $V_{HSSW}$  voltage increases over 3.5 V for at least 140 µs.

#### **OVERLOAD State**

In OVERLOAD state the HSSW operates in closed-loop low current limit mode. If the V<sub>HSSW</sub> voltage drops below 380 mV again, and the HSSW has been in the OVERLOAD state for at least 80 ms, the HSSW will change back to the ON state.

### **2.4.1 External HSSW FET Driver**

An external HSSW FET may be used to improve thermal operation of an Si34061 at very high power loading levels (the top end of Class 4).

With the Si34061, the chip automatically detects if the EXTHSW pin is connected to VNEG or to a FET gate at startup. If the external hotswap FET driver will not be used, the EXTHSW pin must be tied to VNEG.

For further information on using an external HSSW FET, please refer to "AN1130: Using the Si3406/Si34061/Si34062 PoE+ and Si3404 PoE PD Controller In Isolated and Non-Isolated Designs".

### <span id="page-7-0"></span>**2.5 DC to DC Converter**

The dc-dc converter is current-controlled for easier compensation and more robust protection of circuit magnetics. The controller has the following features:

- High- and low-side error amplifier (supports Buck and Flyback topologies).
- <1 Ω internal switching FET
- Driver for optional synchronous rectification
- Overcurrent detection
- Low current detection
- Cycle skipping at low current and short circuit conditions
- Optional external switching FET driver (Si34061)
- Automatic non-overlap control



**Figure 2.6. Si3406x DC-DC Converter Block Diagram**

When the internal switching FET is used with the converter, internal peak current detection is employed. When the EXTGD pin and an external FET are used with Si34061, an external current sense resistor is used to measure the peak current connected to the SWISNS pin. Changing that resistor allows the application to set the converter maximum peak current to protect the magnetic components (like the transformer) from saturation.

Feedback to the dc-dc converter can be provided in three ways:

- High side, referenced to VPOS, connected to FBH pin (Buck converter)
- Low side, referenced to VSS, connected to FBL pin (nonisolated Flyback)
- Directly to EROUT pin by a voltage to current converter (isolated Flyback)

The EROUT pin provides current output (if FBL or FBH is used) and voltage input. Also, the loop compensation impedance is connected to EROUT. The active voltage range is  $V_{EROUT}$ , which is proportional to the converter peak current.

The converter startup is not configurable; soft start is accomplished by internal circuitry. Soft start time is TSOFTSTART. The intelligent soft start circuit dynamically adjusts the soft start time depending on the connected load.

#### <span id="page-8-0"></span>**2.5.1 Average Current Sensing, Overcurrent, Low-Current Detection, and Output Short Protection**

The application average current is sensed by an external resistor  $(R_{\text{SENSE}})$  connected between VSS and ISNS. Overcurrent is detected and triggered when the voltage on the sense resistor exceeds  $V_{\text{ISNS OVC}}$ . Sizing the resistor allows the designer to set the overcurrent limit according to application needs. When overcurrent is triggered, the dc-dc controller goes into reset until the overcurrent resolves. When the overcurrent is no longer present, the controller starts up again with softstart.

This external sense resistor is also used to detect a low current situation. When the voltage on the sense resistor goes below V<sub>ISNS LC</sub>, the dc-dc controller disables the sync FET and the external hotswap switch, allowing very low current consumption—the internal hotswap switch then measures the chip current internally. If the average current is lower than the PoE maintain power signature (MPS) limit, and if automatic sleep mode is enabled (using the NSLEEP pin), the chip turns on the MPS generation. See the sleep mode section for further detail.

The Si3406x integrates output short protection. When the output is shorted, the average input current remains in the normal operating range. If the controller detects a high EROUT signal for more than 1 ms, it resets the dc-dc controller, and a new startup cycle with softstart turn ON follows.

### **2.5.2 Sync FET Driver**

With the Si3406x family, an optional synchronous rectifying FET may be used in place of an output rectifier diode for improved power conversion efficiency.

A gate driver is provided for this purpose. The synchronous rectifying FET driver is enabled by default in Si3406x configurations, but, if a synchronous FET is not used in the design, the SYNCL pin must not be connected (do not connect SYNCL to any power or ground rail). The synchronous rectifying FET driver is disabled only when the dc-dc converter measures low average current (meaning lower than  $V_{ISNS~LC}$  on ISNS). This ensures low sleep mode current consumption.

#### **2.6 Tunable Oscillator**

The dc-dc frequency can be fixed to 250 kHz or tunable by an external resistor.

The tuning resistor must be connected between the  $R_{FREQ}$  pin and VPOS. If  $R_{FREQ}$  is shorted to VPOS, the fixed frequency oscillator will provide the clock, F<sub>OSCINT</sub>, to the dc-dc converter; otherwise, the resistor will determine the frequency as shown in the curve below.



**Figure 2.7. RFREQ Frequency Selector Diagram**

### <span id="page-9-0"></span>**2.7 Regulators**

The chip provides a 5 V output to power LEDs or optocouplers. This is a closed-loop regulator, which ensures accurate output voltage. The 5 V regulator is supplied by an internal 11 V open loop regulator, which also provides power for the external FET gate drivers. The 11 V regulator is supplied by a coarse regulator, which is also open-loop. With the Si34061 and Si34062, the VT15 pin can be used to supply this regulator from an optional auxiliary transformer winding. The advantage of doing so is additional power saving since the external FET drivers' current is not generated from the PoE 50 V but, rather, from a transformer-provided 12–16.5 V. The application must be designed to ensure that the absolute maximum rating voltage for the VT15 pin is not exceeded.

#### **2.8 Sleep Mode**

The Si3406 and Si34061 have automatic (consumption-based) and non-automatic sleep modes. When SLEEPb is tied to ground, the automatic sleep mode is enabled, meaning that if the current consumption is lower than I<sub>MPSth</sub>, the chip will automatically generate MPS pulses from the PSE. If SLEEPb is tied to VDD, then it will not generate MPS pulses, and the PSE will disconnect if total application current consumption drops below 5–10 mA.

For non-automatic sleep mode, tie SLEEPb high at initial startup (right after the hotswap switch turns on). The chip turns OFF automatic mode, but pulling SLEEPb low will force MPS generation as long as the pin is held low. Using this mode, the designer can control MPS generation. For details on MPS generation connection, please refer to "AN1130: Using the Si3406/Si34061/Si34062 PoE+ and Si3404 PoE PD Controller In Isolated and Non-Isolated Designs".

#### **2.9 Special Sleep Mode**

In the Si34062, a special sleep mode is available which includes LED, WAKE, and MODE pin support. The LED pin drives a light emitting diode to (for example) illuminate a button on the primary side of the application. The WAKE pin triggers wakeup, and the MODE button controls if MPS generation is enabled in sleep. In the Si34062 case, nSLEEP is used to initiate sleep.

The sleep mode is initiated by a negative transition on nSLEEP. It is latched at that negative transition event together with MODE, so their status is kept until wakeup even if the input changes on these pins due to the secondary side losing power. MPS generation is enabled if MODE = 0 at the nSLEEP transition. The following figure shows the Si34062 sleep mode behavior.



**Figure 2.8. Si34062 Special Sleep Mode Behavior**

Refer to [Figure 3.3 Si34062 Isolated Flyback Application Diagram on page 13](#page-12-0), which shows the connectivity for the Si34062 with the special sleep mode.

For details on special sleep mode, please refer to "AN1130: Using the Si3406/Si34061/Si34062 PoE+ and Si3404 PoE PD Controller In Isolated and Non-Isolated Designs".

#### <span id="page-10-0"></span>**2.10 External Wall Adapter Support**

The Si3406x supports using a wide voltage range of external wall adapters as a primary or secondary supply. The controller is able to provide a stable output voltage with PoE input voltage from the PSE, or with low voltage (12 V) in ASUP mode from the wall adapter. However, if the transformer was designed and optimized for PoE voltages, then the same transformer will not be able to provide high power to the application from a low-voltage adapter (12 V). To ensure operation from both PoE input and wall adapter in the full power range, a high-voltage adapter is recommended.

For details on options and supported modes of adapter connection, please refer to "AN1130: Using the Si3406/Si34061/Si34062 PoE+ and Si3404 PoE PD Controller In Isolated and Non-Isolated Designs".



**Figure 2.9. Auxiliary Wall Adapter Connection Example**

# <span id="page-11-0"></span>**3. Application Examples**

The following diagrams demonstrate the ease of use and straightforward BOM of the Si3406x Powered Device ICs. Detailed reference designs are available in Evaluation KIT User Guides. Also refer to "AN1130: Using the Si3406/Si34061/Si34062 PoE+ and Si3404 PoE PD Controller In Isolated and Non-Isolated Designs".



**Figure 3.1. Si3406 Non-Isolated Flyback Application Diagram**



**Figure 3.2. Si34061 Isolated Flyback Application Diagram**

<span id="page-12-0"></span>

**Figure 3.3. Si34062 Isolated Flyback Application Diagram**

# <span id="page-13-0"></span>**4. Electrical Specifications**



### **Table 4.1. Absolute Maximum Ratings<sup>1</sup>**

# **Note:**

1. Unless otherwise noted, all voltages referenced to VSS. Permanent device damage may occur if the maximum ratings are exceeded. Functional operation should be restricted to those conditions specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may adversely affect device reliability.

2. Voltage referenced to VNEG.

3. Voltage referenced to VPOS.

4. The Si340x provides internal protection from certain transient surge voltages on these pins. Refer to [AN1130: Si3404/06x PoE-](https://www.silabs.com/documents/public/application-notes/an1130-si3404-06x-dg.pdf)[PD Controller Design Guide](https://www.silabs.com/documents/public/application-notes/an1130-si3404-06x-dg.pdf) for further details.

5. Higher dc current is possible in the application, but only utilizing external bridge diodes. Refer to reference design documentation and [AN1130: Si3404/06x PoE-PD Controller Design Guide](https://www.silabs.com/documents/public/application-notes/an1130-si3404-06x-dg.pdf) for further details.

<span id="page-14-0"></span>

### **Table 4.2. Recommended Operating Conditions**

**Note:**

1. For all digital inputs (MODE, NSLEEP, WAKE, ASUP) Voh low to high transition voltage max is 3.7 V; Vol high to low voltage min is 1.6 V.

2.  $V_{MV_VTI5}$  is relevant for Si34061 and Si34062 only when an external auxiliary winding from the primary side of the transformer is being used to improve power conversion efficiency. This can be left undriven, in which case an internal regulator will be used.

3. For Class 3 and above operation, use external diode bridge rectifiers to bypass the internal input diode bridge rectifiers.

4. The IEEE 802.3at specification allows for higher peak current for transients.

### **Table 4.3. Electrical Characteristics**

<span id="page-15-0"></span>Excluding detection and classification and unless otherwise noted, 37 V < VPOS – VNEG ≤ 57 V; junction temperature = –40 to +125 °C; typical specs are measured at 25 °C. All voltages are with respect to VSS unless otherwise noted.





<span id="page-17-0"></span>

# <span id="page-18-0"></span>**5. Pin Descriptions**



**Table 5.1. Pin Descriptions**



### Si3406x Family Data Sheet Pin Descriptions



### <span id="page-20-0"></span>**5.1 Detailed Pin Descriptions**













# <span id="page-25-0"></span>**6. Packaging**

### **6.1 Package Outline: Si3406**

The figure below illustrates the package details for the Si3406. The table lists the values for the dimensions shown in the illustration.



### **Figure 6.1. 20-Pin, QFN Package**







### <span id="page-27-0"></span>**6.2 Land Pattern: Si3406**

The figure below illustrates the land pattern details for the Si3406. The table lists the values for the dimensions shown in the illustration.



**Figure 6.2. 20-Pin, QFN Land Pattern**

### **Table 6.2. Land Pattern Dimensions**



### **Note:**

### **General**

- 1.All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This land pattern design is based on the IPC-7351 guidelines.

### **Solder Mask Design**

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

### **Stencil Design**

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

### **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### <span id="page-28-0"></span>**6.3 Package Outline: Si34061/62**

The figure below illustrates the package details for the Si34061/62. The table lists the values for the dimensions shown in the illustration.











**Note:**

1.All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### <span id="page-30-0"></span>**6.4 Land Pattern: Si34061/62**

The figure below illustrates the land pattern details for the Si34061/62. The table lists the values for the dimensions shown in the illustration.



**Figure 6.4. 24-Pin, QFN Land Pattern**





# **Note:**

### **General**

- 1.All dimensions shown are in millimeters (mm) unless otherwise noted
- 2. This land pattern design is based on the IPC-7351 guidelines

### **Solder Mask Design**

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

### **Stencil Design**

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release
- 2. The stencil thickness should be 0.125 mm (5 mils)
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

# **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# <span id="page-31-0"></span>**7. Top Markings**

# **7.1 Si3406 Top Marking**



### **Figure 7.1. Si3406 Top Marking**

# **Table 7.1. Si3406 Top Marking Explanation**



# <span id="page-32-0"></span>**7.2 Si34061 Top Marking**



**Figure 7.2. Si34061 Top Marking**





### <span id="page-33-0"></span>**7.3 Si34062 Top Marking**



**Figure 7.3. Si34062 Top Marking**

# **Table 7.3. Si34062 Top Marking Explanation**



# <span id="page-34-0"></span>**8. Revision History**

### **Revision 1.0**

December, 2018

- Renamed and reordered sections 2.6, 2.7, 2.8, 2.9, and 2.10. Removed section V0.5 section 2.6 and merged with 2.4.1.
- Replaced [Figure 2.4 Powered Device Voltages on page 6](#page-5-0) with revised version.
- Replaced [Figure 2.5 Hotswap Switch 4-State Machine on page 7](#page-6-0) with new version.
- Replaced [Figure 2.6 Si3406x DC-DC Converter Block Diagram on page 8](#page-7-0) with new version.
- Updated [2.10 External Wall Adapter Support](#page-10-0) with further detail on external wall adapter support.
	- Updated [Figure 2.9 Auxiliary Wall Adapter Connection Example on page 11](#page-10-0).
- Updated [4. Electrical Specifications](#page-13-0),
	- Added min and max current to Peak Current spec.
- Updated [Table 4.1 Absolute Maximum Ratings](#page-13-0)<sup>[1](#page-13-0)</sup> on page 14.
	- Added junction temperature.
- Updated [Table 4.2 Recommended Operating Conditions on page 15](#page-14-0).
	- Added VPOS-VNEG to VHV\_OP spec and updated min voltage based on final characterization data
	- Added note on transition voltages for digital input pins.
- Updated [Table 4.3 Electrical Characteristics on page 16.](#page-15-0)
	- Reworded and corrected  $V_{\text{DFT}}$  spec.
	- Reworded and corrected V<sub>CLASS</sub> spec.
	- Removed  $I_{\text{MARK}}$  typ spec.
	- Added min and max specs to V<sub>UVLO</sub><sub>R</sub>, V<sub>UVLO</sub><sub>F</sub>, and V<sub>UVLO</sub><sub>HYST</sub> based on final characterization data.
	- Removed  $I_{OVL}$  max and min specs.
	- Added max voltage spec to  $V_{EXT\_DRV}$  based on final characterization data.
	- Added min and max frequency to  $F_{OSCINT}$  based on final characterization data.
	- Removed TBD on DUC.
	- Added min and max spec to  $V_{FBRFF}$  based on final characterization data.
	- Added T<sub>HICCUP</sub> spec.
	- Added min and max specs to  $V_{\text{ISNS OVC}}$  and  $V_{\text{ISNS LC}}$  based on final characterization data.
	- Updated  $T<sub>SOFFSTART</sub>$  based on application data and added note.
	- Updated all Regulators specs based on final characterization data.
	- Updated package thermal characteristics based on final characterization data.
	- Added electrical and junction temperature conditions.
	- PINTMAX specification typical value corrected to 0.2 W.
- Updated [Table 5.1 Pin Descriptions on page 19](#page-18-0).
	- Updated Vrange.
- Updated [Table 5.2 Circuit Equivalent and Description of Die Pads on page 21](#page-20-0).
	- Updated V15 and V11 descriptions.

### **Revision 0.5**

February, 2018

- Updated [2. System Overview](#page-3-0) and [3. Application Examples.](#page-11-0)
	- Added theory of operation and application content.
- Updated [Table 4.1 Absolute Maximum Ratings](#page-13-0)<sup>[1](#page-13-0)</sup> on page 14, [Table 4.2 Recommended Operating Conditions on page 15](#page-14-0), and [Table](#page-15-0) [4.3 Electrical Characteristics on page 16](#page-15-0).
	- Clarified multiple parameters.
- Added [5.1 Detailed Pin Descriptions](#page-20-0).
- Added [6. Packaging](#page-25-0) including outline and land pattern.

### **Revision 0.1**

August, 2016

• Initial release.



#### **Disclaimer**

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.® , Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, Z-Wave and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



**Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA**

# **http://www.silabs.com**