

# High Voltage, Isolated IGBT Gate Driver with Fault Detection

# Data Sheet **[ADuM4137](https://www.analog.com/ADuM4137?doc=ADuM4137.pdf)**

#### <span id="page-0-0"></span>**FEATURES**

**6 A peak drive output capability Internal turn off NFET, on resistance: <0.95 Ω Internal turn on PFET, on resistance: <1.18 Ω Split emitter overcurrent detection Miller clamp output with gate sense input Isolated fault output Isolated temperature sensor read back Propagation delay Rising: 105 ns typical Falling: 107 ns typical Minimum pulse width: 70 ns Operating junction temperature range (−40°C to +150°C)**  $V_{DD1}$  and  $V_{DD2}$  UVLO **ASC input 8.3 mm creepage distance [Safety and regulatory approvals](http://www.analog.com/icouplersafety?doc=ADuM4137.pdf) 5 kV rms for 1 minute per UL 1577 CSA Component Acceptance Notice 5A**

**DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 VIORM = 849 VPEAK (reinforced/basic) AEC-Q100 qualified for automotive applications**

#### <span id="page-0-1"></span>**APPLICATIONS**

**MOSFET/IGBT gate drivers Photovoltaic (PV) inverters Motor drives Power supplies**

#### <span id="page-0-2"></span>**GENERAL DESCRIPTION**

The ADuM4137<sup>1</sup> is a single-channel gate driver specifically optimized for driving insulated gate bipolar transistors (IGBTs). Analog Devices, Inc., *i*Coupler® technology provides isolation between the input signal and the output gate drive.

The Analog Devices chip scale transformers also provide isolated communication of control information between the high voltage and low voltage domains of the chip. Information on the status of the chip can be read back from the dedicated fault outputs. The ADuM4137 provides isolated fault reporting for overcurrent events, remote temperature overheating events, undervoltage lockout (UVLO), and thermal shutdown (TSD).

Integrated onto the ADuM4137 is an overcurrent detection feature that protects the IGBT in case of overcurrent events. The split emitter overcurrent detection is coupled with a high speed, two-level turn off in case of faults.

The ADuM4137 provides a Miller clamp control signal for the external metal-oxide semiconductor field effect transistor (MOSFET) to provide robust IGBT turn off with a single rail supply when the gate voltage drops below 2.0 V (typical) and above GND<sub>2</sub>. Operation with unipolar secondary supplies is possible, with or without the Miller clamp operation.

A low gate voltage detection circuit can trigger a fault if the gate voltage does not go above the internal threshold  $(V_{VL})$  within the time allowed from turn on  $(t_{\text{DVL}})$ . This circuit allows detection of IGBT device failures that exhibit gate shorts or other causes of weak drive.

The secondary falling UVLO is set to 11.24 V (typical) for common IGBT two-level plateau voltage levels.

The ADuM4137 provides for in field programming of temperature. Two temperature sensor pins allow isolated monitoring of system temperatures at the IGBTs, sensing diode gains and offsets by means of a serial port interface (SPI) bus on the primary side of the device. Values are stored on an EEPROM located on the secondary side. Additionally, programming is available for specific voltage offsets, temperature sensing reporting frequencies, and important delays.

The ASC pin on the secondary side on the ADuM4137 allows the driver to be switched on from the secondary side if no faults are present.

<sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; and 7,075,329. Other patents pending.

#### **Rev. A [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADuM4137.pdf&product=ADuM4137&rev=A)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

## **TABLE OF CONTENTS**



### <span id="page-1-0"></span>**REVISION HISTORY**



2/2019-Revision 0: Initial Version



### <span id="page-2-0"></span>FUNCTIONAL BLOCK DIAGRAM



**NOTES**

- 
- **1. VL\_ERROR IS THE VOLTAGE LOW ERROR INTERNAL CONNECTION. 2. TEMP\_OUT\_PWM IS THE TEMPERATURE SENSE INTERNAL CONNECTION.**
- **3. OC\_ERROR IS THE OVERCURRENT ERROR INTERNAL CONNECTION. 4. OC\_DET IS THE OVERCURRENT DETECTION INTERNAL CONNECTION.**
- 
- 
- 5. V<sub>VL</sub> IS THE GATE LOW VOLTAGE REFERENCE VOLTAGE.<br>6. ASC\_TRIG IS THE ASC SIGNAL INTERNAL CONNECTION.<br>7. MILLER\_THRESH IS THE MILLER CLAMP ACTIVATION INTERNAL CONNECTION.
- 
- 8. OT\_ERROR IS THE OVERTEMPERATURE ERROR INTERNAL CONNECTION.<br>9. V<sub>I\_OFFSET1</sub> IS THE TEMPERATURE SENSE OFFSET VOLTAGE FOR THE TS1 PIN.<br>10. V<sub>I\_OFFSET2</sub> IS THE TEMPERATURE SENSE OFFSET VOLTAGE FOR TS2 PIN.<br>11. I<sub>T1</sub>
- 
- 
- 
- 
- 
- 13. V<sub>OC. OFF</sub> IS THE OVERCURRENT VOLTAGE OFFSET DUE TO TEMPERATURE RAMP.<br>14. V<sub>OC</sub> IS THE OVERCURRENT REFERENCE VOLTAGE.<br>15. I<sub>OC1</sub> IS THE OC1 INTERNAL PULL-UP CURRENT SOURCE.<br>16. I<sub>OC2</sub> IS THE OC2 INTERNAL PULL-UP CURREN
- 
- 
- 
- **19. VLOW\_TEMP IS THE LOW TEMPERATURE OPERATION REFERENCE.**
- **20. V2LEV IS THE TARGET VOLTAGE REFERENCE FOR TWO LEVEL OPERATION.**
- 
- 21. LOW\_T\_OP IS THE LOW TEMPERATURE OPERATION TRIGGER.<br>22. DT IS THE DEADTIME INTERNAL CONNECTION.<br>23. D<sub>FAULT</sub> IS THE DRIVE FAULT INTERNAL CONNECTION. <sub>. . . . . . . . .</sub>
- 
- **24. UVLO\_LATCH IS THE UNDERVOLTAGE LOCKOUT LATCH TIMER. 25. GAIN1 IS THE REMOTE TEMPERATURE SENSE USER TRIMMABLE GAIN FOR TS1.**
- 
- **26. GAIN2 IS THE REMOTE TEMPERATURE SENSE USER TRIMMABLE GAIN FOR TS2.**
- **27. TSD1 IS THE PRIMARY SIDE THERMAL SHUTDOWN COMMAND.**
- 
- 
- 
- 28. TSD2 IS THE SECONDARY SIDE THERMAL SHUTDOWN COMMAND.<br>29. V<sub>MILLER</sub> IS THE MILLER CLAMP REFERENCE VOLTAGE.<br>30. I<sub>NF</sub> IS THE DRIVER\_FAULT INTERNAL PULL-UP CURRENT SOURCE.<br>31. I<sub>PG</sub> IS THE UVLO\_FAULT INTERNAL PULL-UP CURR
- 
- 33. I<sub>ASC</sub> IS THE ASC PIN INTERNAL PULL-UP CURRENT SOURCE.<br>34. ECC\_ERROR IS THE ERROR CORRECTING CODE INTERNAL CONNECTION.<br>35. LVLO1 IS THE FAULT LATCH HOLD TIME.<br>37. UVLO2 IS THE PRIMARY SIDE UVLO INTERNAL CONNECTION.<br>37.
- 
- 
- 

*Figure 1.*

17037-001 17037-001

### <span id="page-3-0"></span>**SPECIFICATIONS**

### <span id="page-3-1"></span>**ELECTRICAL CHARACTERISTICS**

Low-side voltages referenced to GND<sub>1</sub>, high-side voltages referenced to GND<sub>2</sub>, V<sub>DD1</sub> = 12 V, V<sub>DD2</sub> = 15 V, T<sub>J</sub> = −40°C to +150°C, unless otherwise noted. All minimum and maximum specifications apply over the entire recommended operating temperature range, unless otherwise noted. All typical specifications are at  $T_J = 25^{\circ}C$ ,  $V_{DD1} = 12$  V, and  $V_{DD2} = 15$  V, unless otherwise noted.





# [ADuM4137](https://www.analog.com/ADuM4137?doc=ADuM4137.pdf) Data Sheet

L,





<sup>1</sup> The minimum pulse width is the shortest pulse width at which the specified timing parameter is guaranteed.

 $^2$  toun propagation delay is measured from the time of the input rising logic high threshold, V<sub>IH</sub>, to the output rising 0% level of the Vout\_on or V<sub>OUT\_OFF</sub> signal. tonu propagation delay is measured from the input falling logic low threshold, V<sub>IL</sub>, to the output falling 90% threshold of the Vout\_on or V<sub>out\_oFF</sub> signal. Se[e Figure 13](#page-18-2) for waveforms of propagation delay parameters.

## Data Sheet **[ADuM4137](https://www.analog.com/ADuM4137?doc=ADuM4137.pdf)**

#### <span id="page-7-0"></span>**SPI TIMING SPECIFICATIONS**

SPI timing specifications are guaranteed by design. All devices are production tested with 200 kHz SPI communication.



#### *SPI Timing Diagram*



*Figure 2. SPI Timing Diagram* 

#### <span id="page-7-2"></span><span id="page-7-1"></span>**PACKAGE CHARACTERISTICS**

**Table 3.**



<sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 14 are shorted together, and Pin 15 through Pin 28 are shorted together.

### <span id="page-8-0"></span>**REGULATORY INFORMATION**

#### **Table 4.**



#### <span id="page-8-1"></span>**INSULATION AND SAFETY RELATED SPECIFICATIONS**

### **Table 5.**



#### <span id="page-9-0"></span>**DIN V VDE V 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS**

These isolators are suitable for reinforced isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The asterisk (\*) marking on the package denotes DIN V VDE V 0884-10 approval for a 560 V<sub>PEAK</sub> working voltage.

#### **Table 6. VDE Characteristics**





<span id="page-9-2"></span>

#### <span id="page-9-1"></span>**RECOMMENDED OPERATING CONDITIONS**



<sup>1</sup> Referenced to GND<sub>1</sub>.

<sup>2</sup> Referenced to GND<sub>2</sub>.

### <span id="page-10-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 8.**



<sup>1</sup> Referenced to GND<sub>1</sub>. <sup>2</sup> Referenced to GND<sub>2</sub>.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### <span id="page-10-3"></span>Table 10. Maximum Continuous Working Voltage<sup>1, 2, 3</sup>

#### **Parameter Rating Rating Constraint** AC Voltage Bipolar Waveform Basic Insulation **849 V<sub>PEAK</sub>** Lifetime limited by insulation lifetime per VDE-0884-11 Reinforced Insulation 707 V<sub>PEAK</sub> Lifetime limited by insulation lifetime per VDE-0884-11 Unipolar Waveform Basic Insulation 1697 V<sub>PEAK</sub> 1697 V<sub>PEAK</sub> Lifetime limited by insulation lifetime per VDE-0884-11 Reinforced Insulation **892 V**<sub>PEAK</sub> Lifetime limited by package creepage per IEC 60664-1 DC Voltage Basic Insulation 1092 V<sub>PEAK</sub> Lifetime limited by package creepage per IEC 60664-1 Reinforced Insulation  $\vert$  546 V<sub>PEAK</sub> Lifetime limited by package creepage per IEC 60664-1

<sup>1</sup> See th[e Insulation Lifetime](#page-25-0) section for details.

 $2$  Other pollution degree and material group requirements yield a different limit.

<sup>3</sup> Some system level standards allow components to use the printed wiring board (PWB) creepage values. The supported dc voltage may be higher for those standards.

#### <span id="page-10-1"></span>**THERMAL RESISTANCE**

Thermal performance is directly linked to PCB design and operating environment. Careful attention to PCB thermal design is required.

θ<sub>JA</sub> is the junction to ambient thermal resistance, and  $\Psi$ <sub>JT</sub> is the junction to top characterization parameter.

#### **Table 9. Thermal Resistance**



<sup>1</sup> 4-layer PCB.

#### <span id="page-10-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## [ADuM4137](https://www.analog.com/ADuM4137?doc=ADuM4137.pdf) Data Sheet

#### <span id="page-11-1"></span>**Table 11. Truth Table (Positive Logic)1**



<sup>1</sup> X means don't care or unknown.

2 With an unpowered V<sub>DD2</sub>, the ADuM4137 tries to hold the IGBT gate voltage to a value of approximately 3 V to 5 V.

 $^3$ The NMOS on V $_{\rm OUT\_OFF}$  is off during soft shutdown until the GATE\_SENSE pin reaches 2 V, then the V $_{\rm OUT\_OFF}$  NMOS turns on along with the Miller clamp.

<sup>4</sup> The driver only goes into soft shutdown when an actual fault occurs, such as an overcurrent, gate low violation or an error correction code (ECC) error (se[e Table 12](#page-11-0) for fault mapping).

<span id="page-11-0"></span>



## <span id="page-12-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



*Figure 4. Pin Configuration*

#### **Table 13. Pin Function Descriptions**



## <span id="page-13-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



*Figure 5. Example Turn On Edge, V<sub>DD1</sub> = 5 V, V<sub>DD2</sub> = 15 V, 3 Ω Turn On, 100 nF Load*



*Figure 6. Example Turn Off Edge, V<sub>DD1</sub> = 5 V, V<sub>DD2</sub> = 15 V, 2 Ω Turn Off, 100 nF Load*



*Figure 7. Example Overcurrent Fault,*  $V_{DD1} = 5 V$ *,*  $V_{DD2} = 15 V$ *,*  $V1 + 5 V$ *, 1 ms Overcurrent Simulation, 100 nF Load*



*Figure 8. Example ASC Signal, V<sub>DD1</sub> = 5 V, V<sub>DD2</sub> = 15 V, VI+ = 5 V, 10 ms ASC, 100 nF Load*







*Figure 10. Example TEMP\_OUT Reading,*  $V_{DD1} = 5 V$ *,*  $V_{DD2} = 15 V$ *, 2 kΩ Resistor on TS1*

## <span id="page-14-0"></span>THEORY OF OPERATION

Gate drivers are required in situations where fast rise times of switching device gates are required. The gate signals for enhancement power devices are referenced to a source or emitter node. The gate driver must follow this source or emitter node. As such, isolation is necessary between the controlling signal and the output of the gate driver in topologies where the source or emitter nodes swing, such as a half bridge. Gate switching times are a function of the drive strength of the gate driver. Buffer stages before a complementary metal-oxide semiconductor (CMOS) output reduce the total delay time and increase the final drive strength of the driver.

The ADuM4137 achieves isolation between the control side and the output side of the gate driver using a high frequency carrier that transmits data across the isolation barrier with *i*Coupler

chip scale transformer coils separated by layers of polyimide isolation. The ADuM4137 uses positive logic on/off keying (OOK) encoding, in which a high signal is transmitted by the presence of the carrier frequency across the *i*Coupler chip scale transformer coils. Positive logic encoding ensures that a low signal is seen on the output when the input side of the gate driver is unpowered. A low state is the most common safe state in enhancement mode power devices and can drive in situations where shoot through conditions are present. The architecture of the ADuM4137 is designed for high common-mode transient immunity and high immunity to electrical noise and magnetic interference. Radiated emissions are minimized with a spread spectrum OOK carrier and differential coil layout[. Figure 11](#page-14-1) shows the OOK encoding used by the ADuM4137.

<span id="page-14-1"></span>

*Figure 11. Operational Block Diagram of OOK Encoding*

### <span id="page-15-0"></span>APPLICATIONS INFORMATION **PCB LAYOUT**

<span id="page-15-1"></span>The ADuM4137 IGBT gate driver requires no external interface circuitry for the logic interfaces. Power supply bypassing is required at the  $V_{DD1}$  and  $V_{DD2}$  supply pins. Use a ceramic capacitor >10  $\mu$ F on V<sub>DD1</sub> to GND<sub>1</sub>. Add at least 30  $\mu$ F to 60  $\mu$ F of capacitance on the output power supply pin  $(V_{DD2})$  to provide the charge required to drive the gate capacitance at the outputs. This capacitance can be provided by multiple parallel capacitors. Avoid using vias on the bypass capacitor or employ multiple vias to reduce the inductance in the bypassing because board vias can introduce parasitic inductance. The total lead length between both ends of the smaller capacitor and the input or output power supply pin must not exceed approximately 5 mm. For the 5 V regulators, place  $1 \mu$ F capacitors as close as possible to the ADuM4137.

To improve robustness against bulk current injection, the input pins (VI+, VI−, MOSI,  $\overline{CS}$ , and SCLK) can have series 100  $\Omega$ resistors placed to limit current. The inclusion of 100  $\Omega$ resistors in series with input lines is highly recommended.

### <span id="page-15-2"></span>**SPI AND EEPROM OPERATION**

#### *SPI Programming*

The ADuM4137 contains an SPI bus for setting remote temperature gains and offsets, PWM reporting frequency, high temperature faults, and low temperature operation mode.

SPI programming is enabled when  $\overline{\text{CS}}$  is low and UVLO\_FAULT is actively pulled low. The SPI bus allows programming of the secondary side EEPROM, allowing a permanent operation setting. The SPI interface can operate in a daisy-chain mode to allow efficient use of the microcontroller input and output pins. When used in a daisy-chain configuration, the ADuM4137 expects an integer multiple of 24 clock cycles for each chip select. All noninteger multiples of 24 clock cycles within a chip select period are ignored. If the ADuM4137 is in a daisy-chain link with devices other than ADuM4137 devices, ensure that the register space of the other devices adds up to an integer multiple of 24. When the chip select pin (CS) is brought low while the UVLO  $\overline{FAULT}$  pin is pulled low, programming of the EEPROM is available. However, the gate drive output is disabled. The gate drive output is available again when  $\overline{CS}$  is brought back to high.

Programming is performed using the standard SPI convention of clock polarity,  $CPOL = 0$  and clock phase  $CPHA = 1$ . The timing diagram in [Figure 2](#page-7-2) demonstrates a typical read or write operation. Bit A1 and Bit A0 are the address bits. The must be zero (MBZ) bits must be set to 0. Bits[D23:D0] are the data bits, with MSB first. Bit RW0 sets whether the action is a read (0) or a write (1).

17037-012

17037-012

### <span id="page-16-0"></span>**USER REGISTER MAP**

[Figure 12](#page-16-3) shows the user trim register map and binary addresses.



*Figure 12. User Trim Register Map*

#### <span id="page-16-3"></span><span id="page-16-1"></span>**USER REGISTER BITS**

[Table 14](#page-16-4) lists the user register (Address 00) bits and bit descriptions.

#### <span id="page-16-4"></span>**Table 14. User Register (Address 00) Bit Descriptions**



#### *OFFSET\_2[5:0] Bits*

Use the OFFSET\_2 bits of the EEPROM to adjust the internal offset for the TS2 pin. See th[e Isolated Temperature Sensor](#page-21-0) section for more information.

#### *GAIN\_2[5:0] Bits*

Use the GAIN\_2 bits of the EEPROM to adjust the internal gain for the TS2 pin. See th[e Isolated Temperature Sensor](#page-21-0) section for more information.

#### *OFFSET\_1[5:0] Bits*

Use the OFFSET\_1 bits of the EEPROM to adjust the internal offset for the TS1 pin. See the [Isolated Temperature Sensor](#page-21-0) section for more information.

#### *GAIN\_1[5:0] Bits*

Use the GAIN\_1 bits of the EEPROM to adjust the internal gain for the TS1 pin. See the [Isolated Temperature Sensor](#page-21-0) section for more information.

#### <span id="page-16-2"></span>**CONFIGURATION REGISTER BITS**

[Table 15](#page-16-5) lists the configuration (CONFIG) register (Address 01) bits and bit descriptions.



#### <span id="page-16-5"></span>**Table 15. CONFIG Register (Address 01) Bit Descriptions**

#### *OT\_FAULT\_OP Bit*

Set the OT\_FAULT\_OP bit to 1 to disable a fault for overtemperature. If this bit is set to 0, the ADuM4137 issues a fault when the TS1 or TS2 pin detects an overtemperature event.

#### *OT\_FAULT\_SEL Bit*

The OT\_FAULT\_SEL bit selects between two overtemperature fault voltage thresholds. Set this bit to 0 to set the falling threshold to 1.64 V (typical) and the rising threshold is 1.69 V (typical). Set the OT\_FAULT\_SEL bit to 1 to set the falling threshold to 1.68 V (typical) and the rising threshold is 1.73 V (typical).

#### *OC\_TIME\_OP Bit*

Set the OC\_TIME\_OP bit to 1 to disable the two-level drive and timer during an overcurrent event. During an overcurrent event, the output immediately enters soft shutdown. If enabled, overcurrent blanking is still available.

#### *OC\_2LEV\_OP Bit*

Set the OC\_2LEV\_OP bit to 1 to disable the two-level drive during an overcurrent event before a fault registers. After the overcurrent detection time completes, a fault register and the output shuts down using soft shutdown. If this bit is set to 0 during an overcurrent event, but before  $t_{\text{doc}}$ , the two-level drive level is output to the gate.

#### *LOW\_T\_OP Bit*

Bit 12 of the CONFIG register can disable a special low temperature operation. If the LOW\_T\_OP bit is set to 0 when the TS1 pin rises above 2.40 V (typical), the gate voltage goes to the two-level plateau voltage during an on command. Hysteresis allows operation down to 2.36 V (typical) on TS1 before the low temperature operation mode is exited. If the LOW\_T\_OP bit is set to 1, all nonfault gate signals are at the  $V_{DD2}$  output voltage on an on signal.

#### *OC\_BLANK\_OP Bit*

Set OC\_BLANK\_OP to 1 to enable two-level drive during current blanking time. When the OC\_BLANK\_OP bit is set to 1, it enters two-level drive in case of an overcurrent event during the blanking time, tBLANK.

#### *tBLANK[3:0] Bits*

During the initial turn on of a gate, a large amount of noise caused by switching actions can exist. By setting different td\_oc values, the overcurrent detection can be masked by setting different t<sub>BLANK</sub> values. During the masking time, overcurrent events are ignored.





#### *ECC\_OFF\_OP Bit*

If the ECC\_OFF\_OP bit is set to 1 when an ECC error is detected, the ADuM4137 enters soft shutdown and a fault registers. This fault registers whether a single or double ECC fault is detected. If this bit is set to 0, ECC faults are set in the control register (Address 10), but the ADuM4137 continues to operate without shutting down.

#### *T\_RAMP\_OP Bit*

Set the T\_RAMP\_OP bit to 0 to allow the overcurrent reference voltage to vary with temperature. The current reference varies from 2.7 V (typical) to 1.75 V (typical) across the TS1 voltages of 1.55 V to 2.45 V, as shown in [Figure 14.](#page-19-1) Set the T\_RAMP\_OP bit to 1 to have the overcurrent reference voltage,  $V_{\text{OCD\_TH}}$ , set to 2 V (typical) regardless of the sensed temperature.

#### *PWM\_OSC*

The PWM\_OSC bit controls whether the reported TEMP\_OUT pin PWM frequency is 10 kHz or 50 kHz. When the PWM\_OSC bit is set to 0, the output frequency is 10 kHz (typical). When the PWM\_OSC bit is set to 1, the PWM output frequency is 50 kHz (typical).

#### <span id="page-17-0"></span>**CONTROL REGISTER BITS**

[Table 17](#page-17-1) lists the control register (Address 10) bits and bit descriptions.

<span id="page-17-1"></span>



#### *ECC2\_DBL\_ERR Bit*

When two errors are detected in the EEPROM stored data, the ECC2\_DBL\_ERR bit sets to 1 when read. Two errors are detectable. However, these errors cannot be corrected using the error correcting code employed by the ADuM4137. The ECC2\_DBL\_ERR bit set to 1 indicates when a double error is detected in the memory banks, representing trim performed on the ADuM4137 outside of registers affected by user and CONFIG addresses. When this bit is set to 0, it indicates no error was detected for bits greater than 1.

#### *ECC2\_SNG\_ERR Bit*

When a single error is detected in the EEPROM stored data, the ECC2\_SNG\_ERR bit sets to 1 when read. The error correcting code employed by the ADuM4137 can detect and correct a single error. The ECC2\_SNG\_ERR bit set to 1 indicates when a single error is detected in the memory banks, representing trim performed on the ADuM4137 outside of the registers affected by the user and configuration addresses. When this bit is set to 0, it indicates no single bit error was detected.

#### *ECC1\_DBL\_ERR Bit*

When two errors are detected in the EEPROM stored data, the ECC1\_DBL\_ERR bit sets to 1 when read. Two errors are detectable. However, these errors cannot be corrected using the error correcting code employed by the ADuM4137. The ECC2\_DBL\_ERR bit set to 1 indicates that a double error is detected in the memory banks, representing trim performed on the ADuM4137 by the user and configuration addresses. A value of 0 indicates no error was detected for bits greater than 1.

#### *ECC1\_SNG\_ERR Bit*

When a single error is detected in the EEPROM stored data, the ECC1\_SNG\_ERR bit is set to 1 when read. The error correcting code employed by the ADuM4137 can detect and correct a single error. The ECC2\_SNG\_ERR bit set to 1 indicates that a single error is detected in the memory banks, representing trim performed on the ADuM4137 by the user and configuration addresses. A value of 0 indicates no single bit error was detected.

#### *PROG\_BUSY Bit*

Set the PROG\_BUSY bit high to program the EEPROM memory. When this bit is set to 1, the EEPROM begins to write to the memory. The hardware sets this bit back to 0 to indicate that programming has occurred. The write sequence takes 40 ms (maximum) to perform but can write faster than 40 ms (maximum). If a shorter wait time is required, read the PROG\_BUSY bit back multiple times during the write time. If 0 is read back after the user sets the bit to 1, the write completes.

#### *SIM\_TRIM Bit*

If the SIM\_TRIM bit is set to 0, the user and configuration registers have no effect on the operation of the ADuM4137. Use this bit to simulate trim settings but not to write to the registers.

If SIM\_TRIM is set high, address values can change the operation of the gate driver to simulate the effect of programming the values to the EEPROM across power-ups. When SIM\_TRIM is set to 0, previous address values from the EEPROM are loaded, and operation returns to the power on state.

### <span id="page-18-0"></span>**SPI SAFETY**

To reduce single-point failure nodes, bring two signals low to activate the SPI communication. During SPI communication, the forward path channel deactivates. To activate SPI communication, drive both the UVLO\_FAULT pin and  $\overline{\text{CS}}$  pins low. Pull the UVLO\_FAULT pin low using an external open-drain connection to not disrupt the normal UVLO\_FAULT behavior. When the UVLO\_FAULT pin is high, the SPI is not active. Refer t[o Table 12](#page-11-0) for the FAULT pin mapping. For normal operation, a FAULT (TSD, TSx\_OT\_FAULT, OCx overcurrent, gate low,  $V_{DD2}$  UVLO, and ECC error) forces the driver off. During SPI communication, it is possible to mask faults shown on the fault pins. During SPI communication, any fault information on DRIVER\_FAULT or UVLO FAULT does not posted. When  $\overline{CS}$  is brought low to initiate SPI communication, both DRIVER\_FAULT and UVLO\_FAULT are forced high.

#### <span id="page-18-1"></span>**PROPAGATION DELAY RELATED PARAMETERS**

Propagation delay describes the time it takes a logic signal to propagate through a component. The propagation delay to a low output can differ from the propagation delay to a high output. The ADuM4137 specifies the rising propagation delay, tDLH (see [Figure 13\)](#page-18-2), as the time between the rising input high logic threshold, VIH, to the output rising 10% threshold. Likewise, the falling propagation delay, t<sub>DHL</sub>, is defined as the time between the input falling logic low threshold,  $V_{IL}$ , and the output falling 90% threshold. The rise and fall times are dependent on the loading conditions and are not included in the propagation delay, which is the industry standard for gate drivers.



<span id="page-18-2"></span>Propagation delay skew refers to the maximum amount that the propagation delay differs between multiple ADuM4137 components operating under the same temperature, input voltage, and load conditions.

#### <span id="page-19-0"></span>**PROTECTION FEATURES**

#### *Primary Side UVLO*

The ADuM4137 has UVLO on both the primary and secondary sides. If the primary side voltage supply,  $V_{DD1}$ , drops below 4.25 V (typical), the transmission to the secondary side is stopped, effectively bringing the output low.

#### *Fault Reporting*

The ADuM4137 provides protections for faults that may occur during the operation of an IGBT. The primary fault condition is overcurrent as detected by the overcurrent detection pins, OC1 and OC2. If detected, the ADuM4137 shuts the gate drive down and asserts the FAULT pin low. Faults initiate a soft shutdown through the V<sub>OFF</sub> soft pin. During a fault, the external Miller clamp does not activate. Secondary undervoltage lock out (UVLO2), secondary thermal shutdown (TSD2), ECC error, overcurrent, gate low voltage detect, and remote overtemperature can initiate faults.

#### *Overcurrent Detection*

The ADuM4137 operates with split emitter IGBTs or split source MOSFETs. Use the lower current section of the split leg switches for an accurate measurement of the current through the IGBT or MOSFET, resulting in a fast reaction to overcurrent events. When an overcurrent event is detected, a high speed, two-level turn off initiates. If the overcurrent condition remains beyond the two-level detect delay time ( $t_{\text{doc}}$ ), a fault reports to the primary side of the ADuM4137. If the overcurrent condition is removed before the turn off time, the  $V<sub>OUT ON</sub>$  pin returns to a high output state and the fault timer is reset.

The sense temperature on the TS1 pin can modify the overcurrent threshold. If the T\_RAMP\_OP bit is set to 1, the overcurrent threshold is set to 2 V (typical) across all operating conditions. When the T\_RAMP\_OP bit is set to 0, the overcurrent threshold,  $V_{\text{OCD\_TH\_EN}}$ , is 2.7 V typical at a TS1 = 1.55 V and 1.75 V typical at a TS1 = 2.45 V in a linear fashion (see [Figure 14\)](#page-19-1).



<span id="page-19-1"></span>*Figure 14. Overcurrent Threshold Variation Due to Sensed Temperature*





#### *High Speed, Two-Level Turn Off*

If the OC1 or OC2 pin detects an overcurrent, the two-level turn off circuitry drives the gate low. The internal NMOS FET drives the device gate low until the GATE\_SENSE pin reaches the 11.89 V (typical) voltage plateau.  $t_{\text{docR}}$  is the time the output takes from detecting an overcurrent to driving the overcurrent to the plateau voltage. After the detect time  $(t_{\text{doc}})$ , a fault is registered and reported to the primary side (se[e Figure 16\)](#page-19-2). If during t<sub>doc</sub> the overcurrent threshold,  $V_{\text{OCD TH}}$ , is no longer violated, the internal PMOS returns the gate voltage back to the V<sub>DD2</sub> voltage, and the two-level timer is reset (se[e Figure 17\)](#page-20-0).



<span id="page-19-2"></span>*Figure 16. Two-Level Turn Off Fault Example (Not to Scale)*

17037-014

# $t_{\text{dOCR}}$  $t_{\text{dOC}}$ **GATE\_SENSE V2LEV VOCx VOCD\_TH FAULT** 17037-017 117037-017



<span id="page-20-0"></span>

*Figure 18. Gate Voltage Output Functional Block Diagram*

#### *Miller Clamp*

The ADuM4137 has an integrated Miller clamp control signal to reduce voltage spikes on the IGBT gate due to the Miller capacitance during shutoff of the IGBT. When the input gate signal calls for the IGBT to turn off (drive low), the external Miller clamp MOSFET signal is initially off. When the voltage on the GATE\_SENSE pin crosses the 2 V (typical) internal voltage reference as referenced to GND2, the Miller clamp latches on for the remainder of the off time of the IGBT, creating a second low impedance current path for the gate current to follow. The Miller clamp switch remains on until the input drive signal changes from low to high. An example waveform of the timing is shown i[n Figure 19.](#page-20-1)

<span id="page-20-1"></span>

#### *Thermal Shutdown*

The ADuM4137 contains two TSDs. If the internal temperature of the secondary side of the ADuM4137 exceeds 150°C (typical), the ADuM4137 enters a TSD fault, and the gate drive disables by means of a soft shutdown. When a TSD occurs, the ADuM4137 does not exit TSD until the internal temperature drops below 130°C (typical). After reaching this temperature, the ADuM4137 exits shutdown. A fault output is available on the primary side during a TSD event on the secondary side by means of the FAULT pin.

If the primary die temperature exceeds 154°C (typical), the primary side functions shut down, and shutting down the secondary side. The primary side leaves TSD when the internal temperature drops below 135°C (typical).

The main cause of overtemperature is driving too large a load for a given ambient temperature. This type of temperature overload typically affects the secondary side die because the main power dissipation for load driving occurs on the secondary side.

#### *ASC Pin Functionality*

The ASC pin provides external secondary side control for enabling the driver. The ASC pin has a comparator triggering at 8.93 V (typical) with a 0.85 V (typical) hysteresis. When the ASC signal is greater than 8.93 V (typical), the signal forces the driver to output high if no fault occurs. The ASC pin signal is OR'ed with the forward path drive signal. Read and write capabilities via the SPI interface to the EEPROM on the secondary side are still available during an ASC event. Interfacing with the ASC pin can be performed directly or with an external opendrain NMOS MOSFET with a pull-up resistor to a value more than 8.93 V (typical). An internal pull-down current source is included on the ASC pin.

#### <span id="page-21-0"></span>*Isolated Temperature Sensor*

The ADuM4137 allows simple isolated temperature detection. Using an internal current source to bias an external temperature sensing diode, the ADuM4137 encodes the forward-biased voltage of the diode into a PWM signal that is passed across the isolation barrier from the secondary side to the primary side. The PWM signal operates at 10 kHz or 50 kHz (programmed in the EEPROM). Voltages between the minimum and maximum are approximately linear and monotonically interpolated. The ADuM4137 contains support for two remote temperature sensing diode assemblies, which can both cause overheating faults on the secondary side. Additionally, one temperature sensor readback is available for reading on the primary side through the isolated temperature reporting channel. The lower voltage (higher temperature) of the two temperature sensor pins, TS1 and TS2, report on the TEMP\_OUT pin. The gain and offset of the pulse-width modulated temperature sensor can be set in the EEPROM. A typical plot of the duty cycle vs. the lower temperature sense pin (TSx) voltage is shown in [Figure 21.](#page-21-1)



<span id="page-21-1"></span>The voltage mapping for the PWM follows this typical equation: *PWM\_DUTY* = −0.9065 × *TS\_VOLTAGE* + 2.3264

where:

*PWM\_DUTY* is the duty cycle on the TEMP\_OUT pin where full scale is 1. *PWM\_DUTY* is equivalent to the percent of duty cycle divided by 100.

*TS\_VOLTAGE* is the lowest voltage on the TS1 or the TS2 pin.

Use the GAIN\_1, GAIN\_2, OFFSET\_1, and OFFSET\_2 bits to adjust the voltage to the PWM response of the TSx pins. The gain and offset registers are 6-bit, twos complement values. The MSB is Bit 5 in each gain and offset bit field.

The gain bits affect the slope of the response, centered on 2.22 V (typical). This pivot point was selected to be approximately where a temperature sense diode stack may sit at 25°C. The gain bit values affect the slope of the response with a LSB of −0.00558 (typical). When the gain register changes, the response pivots such that the 2.22 V (typical) point returns a PWM of 0.194 (typical), unless an offset bit setting of a value other than 000000 is set. The offset bits shift the voltage to the PWM response up and down. The LSB of the offset bits is 0.001336 (typical).

Rewriting the PWM\_DUTY equation to allow gain and offset settings, and accounting for a 2.22 V typical pivot point in the gain setting results in the following:

*PWM\_DUTY* = (−0.9065 + *GAIN\_x* × *GAIN\_LSB*) × (*TS\_VOLTAGE* − 2.22) + (2.3264 + *OFFSET\_x* × *OFFSET\_LSB* − 0.194)

where:

*GAIN\_x* is a GAIN\_1 or GAIN\_2 twos complement decimal equivalent.

*GAIN\_LSB* = −0.00558 typical.

*TS\_VOLTAGE* is the voltage seen on TS1 or TS2.

*OFFSET\_x* is the OFFSET\_1 or OFFSET\_2 twos complement decimal equivalent.

*OFFSET\_LSB* = 0.001336 typical.

#### *Low Temperature Operation Mode*

A low temperature operation mode is available if the voltage sensed on the TS1 pin is greater than 2.4 V (typical), the maximum gate voltage is set to the two-level plateau voltage of 11.89 V (typical). Hysteresis allows continued low temperature operation until the TS1 pin voltage goes below 2.36 V (typical). Low temperature operation can be enabled or disabled in the EEPROM settings in the LOW\_T\_OP bit, Address 01, Bit 12. Basic operation is shown in [Figure 22.](#page-22-0) During a two-level drive, the RDSON resistances of the turn on and turn off drivers are increased to approximately 4 times the normal turn on and turn off resistances.

### *FAULT Pin*

The FAULT pin can map to TSD, TSx\_OT\_FAULT, gate low, V<sub>DD2</sub> UVLO, OCx overcurrent, and ECC error faults. The FAULT pin is a CMOS output that is connected between the GND1 and V5\_1 pins. When FAULT is brought low due to a fault detection on the ADuM4137, the output driver forward path is disabled, which brings the output low.

The latch time for the TSD, TSx\_OT\_FAULT, V<sub>DD2</sub> UVLO, OCx overcurrent, and ECC error faults is 20 ms typical (Latch Assert Time B). The latch time for a gate low error is 26 ms typical (Latch Assert Time C). The FAULT pin is held low for the hold time  $(t_{PW})$  or the length of time the error persists, whichever is longer.

### *DRIVER\_FAULT Pin*

The DRIVER FAULT pin is an open-drain output with an internal pull-up current source ( $I_{PU\_D\overline{F}}$ ) of 78 µA (typical) to V5\_1. The DRIVER\_FAULT pin can map to the gate low, OCx overcurrent, ECC error, ASC, and DT\_FAULT faults. If any of the faults mapped to the DRIVER\_FAULT occur, the DRIVER\_FAULT pin is driven low for the minimum latch time or as long as the fault persists, whichever is longer. The minimum fault latch time for the gate low, OCx overcurrent, ECC error, and ASC is 26 ms (typical). The minimum fault latch time for a DT\_FAULT is 13 ms (typical) (Latch Assert Time A).

### *UVLO\_FAULT Pin*

The UVLO\_FAULT pin can map to the gate low and VDD2 UVLO. The UVLO FAULT pin is an open-drain output with an internal  $I_{PU\_D_F^-}$  of 78 µA (typical) to V5\_1.

<span id="page-22-0"></span>



#### $V_{DD2}$  *UVLO Fault*

When a  $\mathrm{V_{DD2}}$  UVLO fault occurs, the fault drives the UVLO\_FAULT pin low within the fault propagation delay posting time, tupell (within 6.7 µs typical) and reports the fault on the primary side for 13 ms (typical) if the  $V_{DD2}$  UVLO fault exists for less than  $\sim$ 13 ms. When the V<sub>DD2</sub> UVLO fault exists for longer than ~13 ms, the UVLO\_FAULT releases after the  $V_{DD2}$ UVLO is released on the secondary side.

#### *UVLO\_FAULT Fault, Gate Low*

When a gate low fault occurs, the fault drives the UVLO\_FAULT low within tUDEL1 and reports the fault on the primary side for  ${\sim}26$  ms if the V<sub>DD2</sub> UVLO fault exists for less than  ${\sim}26$  ms. If the gate low fault exists for longer than ~26 ms, the UVLO\_FAULT releases within tupeL2 after the V<sub>DD2</sub> UVLO releases on the secondary side. Separately, the pulse width can distinguish the gate low and V<sub>DD2</sub> UVLO faults. However, if these faults occur simultaneously, only the longer pulse can be seen.

#### *Dead Time Control*

Dead time (t<sub>DEXT</sub>) is set between VI+ and VI-. If t<sub>DEXT</sub> > delay, the dead time is set by t<sub>DEXT</sub>. Otherwise, if less than or equal to the delay, the dead time is set by delay. Delay is 1 µs typical.



#### *DRIVER\_FAULT Fault, Dead Time Fault*

The VI+ signal is monitored as well as the internal dead time at the start of each cycle. If the VI+ signal goes high before the rising edge of the 1 µs internal dead time complete signal, a dead time fault issues. This fault latches on the primary side for approximately 13 ms and does not turn off the driver. If VI− is always kept low, VI+ must be held low during startup.



*Figure 29. Dead Time Fault*

#### *Power Dissipation*

When driving an IGBT gate, the driver must dissipate power. This power can lead to TSD if the following considerations are not made. The gate of an IGBT can be simulated roughly as a capacitive load. Due to Miller capacitance and other nonlinearities, it is common practice to take the stated input capacitance  $(C_{ISS})$ of a given IGBT and multiply it by a factor of 5 to arrive at a conservative estimate to approximate the load being driven. With this value, the estimated total power dissipation ( $P_{DISS}$ ) in the system due to the switching action is given by the following equation:

 $P_{DISS} = C_{EST} \times (V_{DD2})^2 \times f_S$ 

where:

 $C_{EST} = C_{ISS} \times 5$  (conservative estimate).  $V_{DD2}$  is the voltage on the V<sub>DD2</sub> pin. *fS* is the switching frequency of the IGBT.

This power dissipation is shared between the internal on

resistances of the internal gate driver switches and the external gate resistances (R<sub>GON</sub> and R<sub>GOFF</sub>). The ratio of the internal gate resistances to the total series resistance allows the calculation of losses seen within the ADuM4137 chip.

Take the power dissipation found inside the chip due to switching, add the quiescent power losses, and multiply it by the  $\theta_{JA}$  value to product the rise above ambient temperature that the ADuM4137 experiences.

 $P_{DISS\_ADuM4137} = P_{DISS} \times 0.5(R_{DSON\_P}/(R_{GON} + R_{DSON\_P}) +$  $(R_{DSON}N/(R_{GOFF} + R_{DSON}N)) + P_{QUIESCENT}$ 

where:

17037-028

 $28$ 7037

> *PDISS\_ADuM4137* is the power dissipation of the ADuM4137. *RGON* is the external series resistance in the on path. *RGOFF* is the external series resistance in the off path. *PQUIESCENT* is the quiescent power.

 $T_{ADuM4137} = \theta_{IA} \times P_{DISSADuM4137} + T_{AMB}$ 

where:

*TADuM4137* is the junction temperature of the ADuM4137. *TAMB* is the ambient temperature.

For the ADuM4137 to remain within specification, TADuM4137 must not exceed 150°C (typical). If TADuM4137 exceeds 150°C (typical), the ADuM4137 enters TSD.

#### <span id="page-25-0"></span>**INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM4137.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage.

The values shown i[n Table 10](#page-10-3) summarize the peak voltage for 20 years of service life for a bipolar ac operating condition, and the maximum CSA and VDE approved working voltages. In many cases, the approved working voltage is higher than the 20 year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.

The insulation lifetime of the ADuM4137 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. [Figure 30,](#page-25-2) [Figure 31,](#page-25-3) and [Figure 32](#page-25-4) show these different isolation voltage waveforms.

A bipolar ac voltage environment is the worst case for the *i*Coupler products and is the 20 year operating lifetime that Analog Devices recommends for maximum working voltage. In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower, which allows operation at higher working voltages while still achieving a 20 year service life. Treat any cross insulation voltage waveform that does not conform to [Figure 31](#page-25-3) o[r Figure 32](#page-25-4) as a bipolar ac waveform, and limit its peak voltage to the 20 year lifetime voltage value listed in [Table 10.](#page-10-3)

The voltage presented in [Figure 31](#page-25-3) is shown as sinusoidal only for illustration purposes. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.

<span id="page-25-2"></span>

<span id="page-25-3"></span>

*Figure 32. DC Waveform*

#### <span id="page-25-4"></span><span id="page-25-1"></span>**DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY**

The ADuM4137 is resistant to external magnetic fields. The limitation on the ADuM4137 magnetic field immunity is set by the condition in which the induced voltage in the transformer receiving coil is sufficiently large to either falsely set or reset the decoder. The following analysis defines the conditions under which this can occur.



*ADuM4137 Spacings*

## <span id="page-26-0"></span>TYPICAL APPLICATION CIRCUIT



**NOTES 1. CFILT IS THE ASC PIN FILTER CAPACITOR. 2. RPULL-UP IS THE ASC PIN PULL-UP RESISTOR**

*Figure 35. IGBT Drive Example Application*

17037-035 17037-035

### <span id="page-27-0"></span>OUTLINE DIMENSIONS



*Dimensions shown in millimeters*

### <span id="page-27-1"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

 $2 W =$  Qualified for Automotive Applications.

### <span id="page-27-2"></span>**AUTOMOTIVE PRODUCTS**

The ADuM4137W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review th[e Specifications](#page-3-0) section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

