# EFR32BG14 Blue Gecko *Bluetooth*® Low Energy SoC Family Data Sheet The Blue Gecko Bluetooth Low Energy family of SoCs is part of the Wireless Gecko portfolio. Blue Gecko SoCs are ideal for enabling energy-friendly Bluetooth 5 networking for IoT devices. The single-die solution provides industry-leading energy efficiency, ultra-fast wakeup times, a scalable power amplifier, an integrated balun and no-compromise MCU features. Blue Gecko applications include: - · IoT Sensors and End Devices - · Health and Wellness - · Home and Building Automation - Accessories - · Human Interface Devices - Meterina - · Commercial and Retail Lighting and Sensing #### **KEY FEATURES** - 32-bit ARM® Cortex®-M4 core with 40 MHz maximum operating frequency - · 256 kB of flash and 32 kB of RAM - Pin-compatible with EFR32BG1 devices (exceptions apply for 5V-tolerant pins) - 12-channel Peripheral Reflex System enabling autonomous interaction of MCU peripherals - Autonomous Hardware Crypto Accelerator and True Random Number Generator - Precision Low Frequency Oscillator meets BLE Sleep Clock accuracy requirements over the entire operating range - Integrated PA with up to 19 dBm (2.4 GHz) or 20 dBm (Sub-GHz) tx power - · Integrated balun for 2.4 GHz - · Robust peripheral set and up to 31 GPIO #### 1. Feature List The EFR32BG14 highlighted features are listed below. #### · Low Power Wireless System-on-Chip. - High Performance 32-bit 40 MHz ARM Cortex®-M4 with DSP instruction and floating-point unit for efficient signal processing - · 256 kB flash program memory - · 32 kB RAM data memory - · 2.4 GHz and Sub-GHz radio operation - · Transmit power: - · 2.4 GHz radio: Up to 19 dBm - · Sub-GHz radio: Up to 20 dBm #### · Low Energy Consumption - 8.8 mA RX current at 1 Mbps, GFSK, 2.4 GHz - · 8.4 mA RX current at 38.4 kbps, 2GFSK, 169 MHz - 8.5 mA TX current at 0 dBm output power at 2.4 GHz - 35.3 mA TX current at 14 dBm output power at 868 MHz - 68 μA/MHz in Active Mode (EM0) - 1.4 µA EM2 DeepSleep current (32 kB RAM retention and RTCC running from LFXO) - 1.3 μA EM2 DeepSleep current (16 kB RAM retention and RTCC running from LFRCO) - Wake on Radio with signal strength detection, preamble pattern detection, frame detection and timeout #### High Receiver Performance - -95.3 dBm sensitivity at 1 Mbit/s GFSK - · -90.7 dBm sensitivity at 2 Mbit/s GFSK - -102.7 dBm sensitivity at 250 kbps DSSS-OQPSK - · -126.2 dBm sensitivity at 600 bps, GFSK, 916 MHz - -120.6 dBm sensitivity at 2.4 kbps, GFSK, 868 MHz - · -107.4 dBm sensitivity at 4.8 kbps, OOK, 433 MHz - -112.2 dBm sensitivity at 38.4 kbps, 2GFSK, 169 MHz #### Supported Modulation Formats - 2/4 (G)FSK with fully configurable shaping - · BPSK / DBPSK TX - · OOK / ASK - · Shaped OQPSK / (G)MSK - · Configurable DSSS and FEC #### · Supported Protocols: - Bluetooth® Low Energy (Bluetooth 5) - Proprietary Protocols - · Wireless M-Bus - Selected IEEE 802.15.4g SUN-FSK PHYs - · Low Power Wide Area Networks # Support for Internet Security - · General Purpose CRC - True Random Number Generator (TRNG) - Hardware Cryptographic Accelerators (CRYPTO) for AES 128/256, SHA-1, SHA-2 (SHA-224 and SHA-256) and ECC #### · Wide selection of MCU peripherals - 12-bit 1 Msps SAR Analog to Digital Converter (ADC) - 2 × Analog Comparator (ACMP) - 2 × Digital to Analog Converter (VDAC) - 2 × Operational Amplifier (Opamp) - · Digital to Analog Current Converter (IDAC) - · Low-Energy Sensor Interface (LESENSE) - Up to 31 pins connected to analog channels (APORT) shared between analog peripherals - Up to 31 General Purpose I/O pins with output state retention and asynchronous interrupts - · 8 Channel DMA Controller - 12 Channel Peripheral Reflex System (PRS) - 2 × 16-bit Timer/Counter - 3 or 4 Compare/Capture/PWM channels - 1 × 32-bit Timer/Counter - 3 Compare/Capture/PWM channels - 32-bit Real Time Counter and Calendar - 16-bit Low Energy Timer for waveform generation - 32-bit Ultra Low Energy Timer/Counter for periodic wake-up from any Energy Mode - 16-bit Pulse Counter with asynchronous operation - · 2 × Watchdog Timer with dedicated RC oscillator - 2 × Universal Synchronous/Asynchronous Receiver/Transmitter (UART/SPI/SmartCard (ISO 7816)/IrDA/I<sup>2</sup>S) - Low Energy UART (LEUART<sup>™</sup>) - I<sup>2</sup>C interface with SMBus support and address recognition in EM3 Stop #### Wide Operating Range - 1.8 V to 3.8 V single power supply - Integrated DC-DC, down to 1.8 V output with up to 200 mA load current for system - Standard (-40 °C to 85 °C) and Extended (-40 °C to 125 °C) temperature grades available - · QFN32 5x5 mm Package - QFN48 7x7 mm Package # 2. Ordering Information **Table 2.1. Ordering Information** | Ordering Code | Protocol<br>Stack | Frequency Band @ Max TX Power | Flash<br>(kB) | RAM<br>(kB) | GPIO | Package | Temp<br>Range | |-------------------------|------------------------------------------|-------------------------------------------------------------|---------------|-------------|------|---------|------------------| | EFR32BG14P733F256GM48-B | Bluetooth Low Energy Proprietary | <ul><li>2.4 GHz @ 19 dBm</li><li>Sub-GHz @ 20 dBm</li></ul> | 256 | 32 | 28 | QFN48 | -40 to<br>+85°C | | EFR32BG14P732F256GM48-B | Bluetooth Low Energy Proprietary | 2.4 GHz @ 19 dBm | 256 | 32 | 31 | QFN48 | -40 to<br>+85°C | | EFR32BG14P732F256GM32-B | Bluetooth Low Energy Proprietary | 2.4 GHz @ 19 dBm | 256 | 32 | 16 | QFN32 | -40 to<br>+85°C | | EFR32BG14P632F256GM48-B | Bluetooth Low Energy Proprietary | 2.4 GHz @ 10 dBm | 256 | 32 | 31 | QFN48 | -40 to<br>+85°C | | EFR32BG14P632F256IM48-B | Bluetooth Low Energy Proprietary | 2.4 GHz @ 10 dBm | 256 | 32 | 31 | QFN48 | -40 to<br>+125°C | | EFR32BG14P632F256GM32-B | Bluetooth Low Energy Proprietary | 2.4 GHz @ 10 dBm | 256 | 32 | 16 | QFN32 | -40 to<br>+85°C | | EFR32BG14P632F256IM32-B | Bluetooth Low Energy Proprietary | 2.4 GHz @ 10 dBm | 256 | 32 | 16 | QFN32 | -40 to<br>+125°C | | EFR32BG14P532F256GM48-B | Bluetooth Low Energy Proprietary | 2.4 GHz @ 0 dBm | 256 | 32 | 31 | QFN48 | -40 to<br>+85°C | | EFR32BG14P532F256GM32-B | Bluetooth Low Energy Proprietary | 2.4 GHz @ 0 dBm | 256 | 32 | 16 | QFN32 | -40 to<br>+85°C | Figure 2.1. Ordering Code Key # **Table of Contents** | 1. | Feature List | . 2 | |----|-----------------------------------------------------------------------|-----| | 2. | Ordering Information | . 3 | | 3. | System Overview | . 8 | | | 3.1 Introduction | . 8 | | | 3.2 Radio | . 8 | | | 3.2.1 Antenna Interface | . 9 | | | 3.2.2 Fractional-N Frequency Synthesizer | . 9 | | | 3.2.3 Receiver Architecture | . 9 | | | 3.2.4 Transmitter Architecture | . 9 | | | 3.2.5 Wake on Radio | .10 | | | 3.2.6 RFSENSE | .10 | | | 3.2.7 Flexible Frame Handling | .10 | | | 3.2.8 Packet and State Trace | .10 | | | 3.2.9 Data Buffering | .10 | | | 3.2.10 Radio Controller (RAC) | .11 | | | 3.2.11 Random Number Generator | | | | 3.3 Power | 12 | | | 3.3.1 Energy Management Unit (EMU) | | | | 3.3.2 DC-DC Converter | | | | 3.3.3 Power Domains | | | | | | | | 3.4 General Purpose Input/Output (GPIO) | .12 | | | 3.5 Clocking | .13 | | | 3.5.1 Clock Management Unit (CMU) | .13 | | | 3.5.2 Internal and External Oscillators | .13 | | | 3.6 Counters/Timers and PWM | 13 | | | 3.6.1 Timer/Counter (TIMER) | | | | 3.6.2 Wide Timer/Counter (WTIMER) | | | | 3.6.3 Real Time Counter and Calendar (RTCC) | | | | 3.6.4 Low Energy Timer (LETIMER) | | | | 3.6.5 Ultra Low Power Wake-up Timer (CRYOTIMER) | | | | 3.6.6 Pulse Counter (PCNT) | | | | 3.6.7 Watchdog Timer (WDOG) | | | | | | | | 3.7 Communications and Other Digital Peripherals | | | | 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) | | | | 3.7.2 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) | | | | 3.7.3 Inter-Integrated Circuit Interface (I <sup>2</sup> C) | .14 | | | 3.7.4 Peripheral Reflex System (PRS) | .14 | | | 3.7.5 Low Energy Sensor Interface (LESENSE) | .15 | | | 3.8 Security Features | .15 | | | 3.8.1 GPCRC (General Purpose Cyclic Redundancy Check) | | | | 3.8.2 Crypto Accelerator (CRYPTO) | | | | 3.8.3 True Random Number Generator (TRNG) | | | | 3.8.4 Security Management Unit (SMU) | | | | | | | | 3.9 Analog | | |----|------------------------------------------------------|-------| | | 3.9.1 Analog Port (APORT) | | | | 3.9.2 Analog Comparator (ACMP) | | | | 3.9.3 Analog to Digital Converter (ADC) | | | | 3.9.4 Digital to Analog Current Converter (IDAC) | 16 | | | 3.9.5 Digital to Analog Converter (VDAC) | 16 | | | 3.9.6 Operational Amplifiers | 16 | | | 3.10 Reset Management Unit (RMU) | 16 | | | 3.11 Core and Memory | 16 | | | 3.11.1 Processor Core | | | | 3.11.2 Memory System Controller (MSC) | | | | 3.11.3 Linked Direct Memory Access Controller (LDMA) | | | | 3.12 Memory Map | | | | 3.13 Configuration Summary | | | 1 | Electrical Specifications | | | 4. | • | | | | 4.1 Electrical Characteristics | | | | 4.1.1 Absolute Maximum Ratings | | | | 4.1.2 Operating Conditions | | | | 4.1.3 Thermal Characteristics | | | | 4.1.4 DC-DC Converter | | | | 4.1.5 Current Consumption | | | | 4.1.6 Wake Up Times | | | | 4.1.7 Brown Out Detector (BOD) | | | | 4.1.8 Frequency Synthesizer | | | | 4.1.9 2.4 GHz RF Transceiver Characteristics | | | | 4.1.10 Sub-GHz RF Transceiver Characteristics | | | | 4.1.11 Modem | 75 | | | 4.1.12 Oscillators | 76 | | | 4.1.13 Flash Memory Characteristics | 81 | | | 4.1.14 General-Purpose I/O (GPIO) | | | | 4.1.15 Voltage Monitor (VMON) | 84 | | | 4.1.16 Analog to Digital Converter (ADC) | 85 | | | 4.1.17 Analog Comparator (ACMP) | 87 | | | 4.1.18 Digital to Analog Converter (VDAC) | | | | 4.1.19 Current Digital to Analog Converter (IDAC) | | | | 4.1.20 Operational Amplifier (OPAMP) | | | | 4.1.21 Pulse Counter (PCNT) | | | | 4.1.22 Analog Port (APORT) | | | | 4.1.23 I2C | | | | 4.1.24 USART SPI | | | | 4.2 Typical Performance Curves | . 103 | | | 4.2.1 Supply Current | | | | 4.2.2 DC-DC Converter | | | | 4.2.3 2.4 GHz Radio | | | 5. | Typical Connection Diagrams | .114 | | | 5.1 Power | 14 | |----|------------------------------------------------------------|----------------| | | 5.2 RF Matching Networks | 16 | | | 5.3 Other Connections | 17 | | 6. | Pin Definitions.............................11 | 8 | | | 6.1 QFN48 2.4 GHz and Sub-GHz Device Pinout | 8 | | | 6.2 QFN48 2.4 GHz Device Pinout | 20 | | | 6.3 QFN32 2.4 GHz Device Pinout | 22 | | | 6.4 GPIO Functionality Table | 24 | | | 6.5 Alternate Functionality Overview | 35 | | | 6.6 Analog Port (APORT) Client Maps | <del>1</del> 5 | | 7. | QFN48 Package Specifications | 52 | | | 7.1 QFN48 Package Dimensions | 52 | | | 7.2 QFN48 PCB Land Pattern | 54 | | | 7.3 QFN48 Package Marking | 56 | | 8. | QFN32 Package Specifications. ..........................15 | 57 | | | 8.1 QFN32 Package Dimensions | 57 | | | 8.2 QFN32 PCB Land Pattern | 59 | | | 8.3 QFN32 Package Marking | 31 | | 9. | Revision History ..............................16 | 52 | | | 9.1 Revision 1.0 | 32 | | | 9.2 Revision 0.1 | 32 | # 3. System Overview #### 3.1 Introduction The EFR32 product family combines an energy-friendly MCU with a highly integrated radio transceiver. The devices are well suited for any battery operated application as well as other systems requiring high performance and low energy consumption. This section gives a short introduction to the full radio and MCU system. The detailed functional description can be found in the EFR32xG14 Wireless Gecko Reference Manual. A block diagram of the EFR32BG14 family is shown in Figure 3.1 Detailed EFR32BG14 Block Diagram on page 8. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information. Figure 3.1. Detailed EFR32BG14 Block Diagram #### 3.2 Radio The Blue Gecko family features a radio transceiver supporting Bluetooth Low Energy® and proprietary short range wireless protocols. #### 3.2.1 Antenna Interface The EFR32BG14 family includes devices which support both single-band and dual-band RF communication over separate physical RF interfaces. The 2.4 GHz antenna interface consists of two pins (2G4RF\_IOP and 2G4RF\_ION) that interface directly to the on-chip BALUN. The 2G4RF\_ION pin should be grounded externally. The sub-GHz antenna interface consists of a differential transmit interface (pins SUBGRF\_OP and SUBGRF\_ON) and a differential receive interface (pinsSUBGRF\_IP and SUBGRF\_IN). The external components and power supply connections for the antenna interface typical applications are shown in the RF Matching Networks section. #### 3.2.2 Fractional-N Frequency Synthesizer The EFR32BG14 contains a high performance, low phase noise, fully integrated fractional-N frequency synthesizer. The synthesizer is used in receive mode to generate the LO frequency used by the down-conversion mixer. It is also used in transmit mode to directly generate the modulated RF carrier. The fractional-N architecture provides excellent phase noise performance combined with frequency resolution better than 100 Hz, with low energy consumption. The synthesizer has fast frequency settling which allows very short receiver and transmitter wake up times to optimize system energy consumption. #### 3.2.3 Receiver Architecture The EFR32BG14 uses a low-IF receiver architecture, consisting of a Low-Noise Amplifier (LNA) followed by an I/Q down-conversion mixer, employing a crystal reference. The I/Q signals are further filtered and amplified before being sampled by the IF analog-to-digital converter (IFADC). The IF frequency is configurable from 150 kHz to 1371 kHz. The IF can further be configured for high-side or low-side injection, providing flexibility with respect to known interferers at the image frequency. The Automatic Gain Control (AGC) module adjusts the receiver gain to optimize performance and avoid saturation for excellent selectivity and blocking performance. The 2.4 GHz radio is calibrated at production to improve image rejection performance. The sub-GHz radio can be calibrated on-demand by the user for the desired frequency band. Demodulation is performed in the digital domain. The demodulator performs configurable decimation and channel filtering to allow receive bandwidths ranging from 0.1 to 2530 kHz. High carrier frequency and baud rate offsets are tolerated by active estimation and compensation. Advanced features supporting high quality communication under adverse conditions include forward error correction by block and convolutional coding as well as Direct Sequence Spread Spectrum (DSSS) for 2.4 GHz and sub-GHz bands. A Received Signal Strength Indicator (RSSI) is available for signal quality metrics, for level-based proximity detection, and for RF channel access by Collision Avoidance (CA) or Listen Before Talk (LBT) algorithms. An RSSI capture value is associated with each received frame and the dynamic RSSI measurement can be monitored throughout reception. The EFR32BG14 features integrated support for antenna diversity to mitigate the problem of frequency-selective fading due to multipath propagation and improve link budget. Support for antenna diversity is available for specific PHY configurations in 2.4 GHz and sub-GHz bands. Internal configurable hardware controls an external switch for automatic switching between antennae during RF receive detection operations. Note: Due to the shorter preamble of 802.15.4 and BLE packets, RX diversity is not supported. #### 3.2.4 Transmitter Architecture The EFR32BG14 uses a direct-conversion transmitter architecture. For constant envelope modulation formats, the modulator controls phase and frequency modulation in the frequency synthesizer. Transmit symbols or chips are optionally shaped by a digital shaping filter. The shaping filter is fully configurable, including the BT product, and can be used to implement Gaussian or Raised Cosine shaping. Carrier Sense Multiple Access - Collision Avoidance (CSMA-CA) or Listen Before Talk (LBT) algorithms can be automatically timed by the EFR32BG14. These algorithms are typically defined by regulatory standards to improve inter-operability in a given bandwidth between devices that otherwise lack synchronized RF channel access. #### 3.2.5 Wake on Radio The Wake on Radio feature allows flexible, autonomous RF sensing, qualification, and demodulation without required MCU activity, using a subsystem of the EFR32BG14 including the Radio Controller (RAC), Peripheral Reflex System (PRS), and Low Energy peripherals. #### 3.2.6 RFSENSE The RFSENSE module generates a system wakeup interrupt upon detection of wideband RF energy at the antenna interface, providing true RF wakeup capabilities from low energy modes including EM2, EM3 and EM4. RFSENSE triggers on a relatively strong RF signal and is available in the lowest energy modes, allowing exceptionally low energy consumption. RFSENSE does not demodulate or otherwise qualify the received signal, but software may respond to the wakeup event by enabling normal RF reception. Various strategies for optimizing power consumption and system response time in presence of false alarms may be employed using available timer peripherals. #### 3.2.7 Flexible Frame Handling EFR32BG14 has an extensive and flexible frame handling support for easy implementation of even complex communication protocols. The Frame Controller (FRC) supports all low level and timing critical tasks together with the Radio Controller and Modulator/Demodulator: - · Highly adjustable preamble length - Up to 2 simultaneous synchronization words, each up to 32 bits and providing separate interrupts - · Frame disassembly and address matching (filtering) to accept or reject frames - · Automatic ACK frame assembly and transmission - · Fully flexible CRC generation and verification: - · Multiple CRC values can be embedded in a single frame - 8, 16, 24 or 32-bit CRC value - · Configurable CRC bit and byte ordering - Selectable bit-ordering (least significant or most significant bit first) - · Optional data whitening - Optional Forward Error Correction (FEC), including convolutional encoding / decoding and block encoding / decoding - Half rate convolutional encoder and decoder with constraint lengths from 2 to 7 and optional puncturing - Optional symbol interleaving, typically used in combination with FEC - · Symbol coding, such as Manchester or DSSS, or biphase space encoding using FEC hardware - · UART encoding over air, with start and stop bit insertion / removal - · Test mode support, such as modulated or unmodulated carrier output - · Received frame timestamping #### 3.2.8 Packet and State Trace The EFR32BG14 Frame Controller has a packet and state trace unit that provides valuable information during the development phase. It features: - · Non-intrusive trace of transmit data, receive data and state information - Data observability on a single-pin UART data output, or on a two-pin SPI data output - · Configurable data output bitrate / baudrate - · Multiplexed transmitted data, received data and state / meta information in a single serial data stream #### 3.2.9 Data Buffering The EFR32BG14 features an advanced Radio Buffer Controller (BUFC) capable of handling up to 4 buffers of adjustable size from 64 bytes to 4096 bytes. Each buffer can be used for RX, TX or both. The buffer data is located in RAM, enabling zero-copy operations. #### 3.2.10 Radio Controller (RAC) The Radio Controller controls the top level state of the radio subsystem in the EFR32BG14. It performs the following tasks: - · Precisely-timed control of enabling and disabling of the receiver and transmitter circuitry - · Run-time calibration of receiver, transmitter and frequency synthesizer - · Detailed frame transmission timing, including optional LBT or CSMA-CA #### 3.2.11 Random Number Generator The Frame Controller (FRC) implements a random number generator that uses entropy gathered from noise in the RF receive chain. The data is suitable for use in cryptographic applications. Output from the random number generator can be used either directly or as a seed or entropy source for software-based random number generator algorithms such as Fortuna. #### 3.3 Power The EFR32BG14 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An optional integrated DC-DC buck regulator can be utilized to further reduce the current consumption. The DC-DC regulator requires one external inductor and one external capacitor. The EFR32BG14 device family includes support for internal supply voltage scaling, as well as two different power domains groups for peripherals. These enhancements allow for further supply current reductions and lower overall power consumption. AVDD and VREGVDD need to be 1.8 V or higher for the MCU to operate across all conditions; however the rest of the system will operate down to 1.62 V, including the digital supply and I/O. This means that the device is fully compatible with 1.8 V components. Running from a sufficiently high supply, the device can use the DC-DC to regulate voltage not only for itself, but also for other PCB components, supplying up to a total of 200 mA. #### 3.3.1 Energy Management Unit (EMU) The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to turn off the power to unused RAM blocks, and it contains control registers for the DC-DC regulator and the Voltage Monitor (VMON). The VMON is used to monitor multiple supply voltages. It has multiple channels which can be programmed individually by the user to determine if a sensed supply has fallen below a chosen threshold. #### 3.3.2 DC-DC Converter The DC-DC buck converter covers a wide range of load currents and provides up to 90% efficiency in energy modes EM0, EM1, EM2 and EM3, and can supply up to 200 mA to the device and surrounding PCB components. Patented RF noise mitigation allows operation of the DC-DC converter without degrading sensitivity of radio components. Protection features include programmable current limiting, short-circuit protection, and dead-time protection. The DC-DC converter may also enter bypass mode when the input voltage is too low for efficient operation. In bypass mode, the DC-DC input supply is internally connected directly to its output through a low resistance switch. Bypass mode also supports in-rush current limiting to prevent input supply voltage droops due to excessive output current transients. #### 3.3.3 Power Domains The EFR32BG14 has two peripheral power domains for operation in EM2 and lower. If all of the peripherals in a peripheral power domain are configured as unused, the power domain for that group will be powered off in the low-power mode, reducing the overall current consumption of the device. Peripheral Power Domain 1 ACMP0 ACMP1 PCNT0 CSEN ADC0 LETIMER0 LEUART0 LESENSE ADCC APORT ACMP1 ACMP1 ACMP1 LEUART0 IDAC **Table 3.1. Peripheral Power Subdomains** #### 3.4 General Purpose Input/Output (GPIO) EFR32BG14 has up to 31 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts. #### 3.5 Clocking #### 3.5.1 Clock Management Unit (CMU) The Clock Management Unit controls oscillators and clocks in the EFR32BG14. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators. #### 3.5.2 Internal and External Oscillators The EFR32BG14 supports two crystal oscillators and fully integrates five RC oscillators, listed below. - A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. Crystal frequencies in the range from 38 to 40 MHz are supported. An external clock source such as a TCXO can also be applied to the HFXO input for improved accuracy over temperature. - A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes. - An integrated high frequency RC oscillator (HFRCO) is available for the MCU system, when crystal accuracy is not required. The HFRCO employs fast startup at minimal energy consumption combined with a wide frequency range. - An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC and the Serial Wire Viewer port with a wide frequency range. - An integrated low frequency precision 32.768 kHz RC oscillator (PLFRCO) can be used as a timing reference in low energy modes, with 500 ppm accuracy. - An integrated low frequency 32.768 kHz RC oscillator (LFRCO) for low power operation where high accuracy is not required. - An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes. #### 3.6 Counters/Timers and PWM #### 3.6.1 Timer/Counter (TIMER) TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER\_0 only. # 3.6.2 Wide Timer/Counter (WTIMER) WTIMER peripherals function just as TIMER peripherals, but are 32 bits wide. They keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each WTIMER is a 32-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the WTIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit WTIMER\_0 only. #### 3.6.3 Real Time Counter and Calendar (RTCC) The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. When receiving frames, the RTCC value can be used for timestamping. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes down to EM4H. A secondary RTC is used by the RF protocol stack for event scheduling, leaving the primary RTCC block available exclusively for application software. #### 3.6.4 Low Energy Timer (LETIMER) The unique LETIMER is a 16-bit timer that is available in energy mode EM2 Deep Sleep in addition to EM1 Sleep and EM0 Active. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Real Time Counter and Calendar (RTCC), and can be configured to start counting on compare matches from the RTCC. #### 3.6.5 Ultra Low Power Wake-up Timer (CRYOTIMER) The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation. #### 3.6.6 Pulse Counter (PCNT) The Pulse Counter (PCNT) peripheral can be used for counting pulses on a single input or to decode quadrature encoded inputs. The clock for PCNT is selectable from either an external source on pin PCTNn\_S0IN or from an internal timing reference, selectable from among any of the internal oscillators, except the AUXHFRCO. The module may operate in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop. # 3.6.7 Watchdog Timer (WDOG) The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by PRS. #### 3.7 Communications and Other Digital Peripherals #### 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting: - ISO7816 SmartCards - IrDA - I<sup>2</sup>S ## 3.7.2 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup> provides two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud. The LEUART includes all necessary hardware to make asynchronous serial communication possible with a minimum of software intervention and energy consumption. ## 3.7.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes. #### 3.7.4 Peripheral Reflex System (PRS) The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripheral to act autonomously without waking the MCU core, saving power. #### 3.7.5 Low Energy Sensor Interface (LESENSE) The Low Energy Sensor Interface LESENSE<sup>TM</sup> is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators, ADC, and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable finite state machine which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget. #### 3.8 Security Features #### 3.8.1 GPCRC (General Purpose Cyclic Redundancy Check) The GPCRC module implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application. #### 3.8.2 Crypto Accelerator (CRYPTO) The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. EFR32 devices support AES encryption and decryption with 128- or 256-bit keys, ECC over both GF(P) and GF(2<sup>m</sup>), SHA-1 and SHA-2 (SHA-224 and SHA-256). Supported block cipher modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, GCM, CBC-MAC, GMAC and CCM. Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233. The CRYPTO1 block is tightly linked to the Radio Buffer Controller (BUFC) enabling fast and efficient autonomous cipher operations on data buffer content. It allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations. #### 3.8.3 True Random Number Generator (TRNG) The TRNG module is a non-deterministic random number generator based on a full hardware solution. The TRNG is validated with NIST800-22 and AIS-31 test suites as well as being suitable for FIPS 140-2 certification (for the purposes of cryptographic key generation). # 3.8.4 Security Management Unit (SMU) The Security Management Unit (SMU) allows software to set up fine-grained security for peripheral access, which is not possible in the Memory Protection Unit (MPU). Peripherals may be secured by hardware on an individual basis, such that only priveleged accesses to the peripheral's register interface will be allowed. When an access fault occurs, the SMU reports the specific peripheral involved and can optionally generate an interrupt. #### 3.9 Analog # 3.9.1 Analog Port (APORT) The Analog Port (APORT) is an analog interconnect matrix allowing access to many analog modules on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs. #### 3.9.2 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold. #### 3.9.3 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 Msps. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential. #### 3.9.4 Digital to Analog Current Converter (IDAC) The Digital to Analog Current Converter can source or sink a configurable constant current. This current can be driven on an output pin or routed to the selected ADC input pin for capacitive sensing. The full-scale current is programmable between 0.05 $\mu$ A and 64 $\mu$ A with several ranges consisting of various step sizes. # 3.9.5 Digital to Analog Converter (VDAC) The Digital to Analog Converter (VDAC) can convert a digital value to an analog output voltage. The VDAC is a fully differential, 500 ksps, 12-bit converter. The opamps are used in conjunction with the VDAC, to provide output buffering. One opamp is used per single-ended channel, or two opamps are used to provide differential outputs. The VDAC may be used for a number of different applications such as sensor interfaces or sound output. The VDAC can generate high-resolution analog signals while the MCU is operating at low frequencies and with low total power consumption. Using DMA and a timer, the VDAC can be used to generate waveforms without any CPU intervention. The VDAC is available in all energy modes down to and including EM3. #### 3.9.6 Operational Amplifiers The opamps are low power amplifiers with a high degree of flexibility targeting a wide variety of standard opamp application areas, and are available down to EM3. With flexible built-in programming for gain and interconnection they can be configured to support multiple common opamp functions. All pins are also available externally for filter configurations. Each opamp has a rail to rail input and a rail to rail output. They can be used in conjunction with the VDAC module or in stand-alone configurations. The opamps save energy, PCB space, and cost as compared with standalone opamps because they are integrated on-chip. ### 3.10 Reset Management Unit (RMU) The RMU is responsible for handling reset of the EFR32BG14. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset. #### 3.11 Core and Memory # 3.11.1 Processor Core The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system: - ARM Cortex-M4 RISC processor achieving 1.25 Dhrystone MIPS/MHz - · Memory Protection Unit (MPU) supporting up to 8 memory segments - · Up to 256 kB flash program memory - · Up to 32 kB RAM data memory - · Configuration and event handling of all modules - · 2-pin Serial-Wire debug interface #### 3.11.2 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block, whereas the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep. #### 3.11.3 Linked Direct Memory Access Controller (LDMA) The Linked Direct Memory Access (LDMA) controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented. # 3.12 Memory Map The EFR32BG14 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration. Figure 3.2. EFR32BG14 Memory Map — Core Peripherals and Code Space Figure 3.3. EFR32BG14 Memory Map — Peripherals # 3.13 Configuration Summary The features of the EFR32BG14 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration. **Table 3.2. Configuration Summary** | Module | Configuration | Pin Connections | |---------|---------------------------------|---------------------------------| | USART0 | IrDA SmartCard | US0_TX, US0_RX, US0_CLK, US0_CS | | USART1 | IrDA I <sup>2</sup> S SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS | | TIMER0 | with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | - | TIM1_CC[3:0] | | WTIMER0 | with DTI | WTIM0_CC[2:0], WTIM0_CDTI[2:0] | # 4. Electrical Specifications #### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the following conditions, unless stated otherwise: - Typical values are based on $T_{AMB}$ =25 °C and $V_{DD}$ = 3.3 V, by production test and/or technology characterization. - Radio performance numbers are measured in conducted mode, based on Silicon Laboratories reference designs using output power-specific external RF impedance-matching networks for interfacing to a 50 Ω source or load. - Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise. Refer to 4.1.2.1 General Operating Conditions for more details about operational supply and temperature limits. #### 4.1.1 Absolute Maximum Ratings Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx. **Table 4.1. Absolute Maximum Ratings** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------|-------------------------|-------------------------------------------------|------|-----|--------------------------------|--------| | Storage temperature range | T <sub>STG</sub> | | -50 | _ | 150 | °C | | Voltage on any supply pin | $V_{\text{DDMAX}}$ | | -0.3 | _ | 3.8 | V | | Voltage ramp rate on any supply pin | V <sub>DDRAMPMAX</sub> | | _ | _ | 1 | V / µs | | DC voltage on any GPIO pin | V <sub>DIGPIN</sub> | 5V tolerant GPIO pins <sup>1</sup> <sup>2</sup> | -0.3 | _ | Min of 5.25<br>and IOVDD<br>+2 | V | | | | Non-5V tolerant GPIO pins | -0.3 | _ | IOVDD+0.3 | V | | Voltage on HFXO pins | V <sub>HFXOPIN</sub> | | -0.3 | _ | 1.4 | V | | Input RF level on pins<br>2G4RF_IOP and<br>2G4RF_ION | P <sub>RFMAX2G4</sub> | | _ | _ | 10 | dBm | | Voltage differential between<br>RF pins (2G4RF_IOP -<br>2G4RF_ION) | V <sub>MAXDIFF2G4</sub> | | -50 | _ | 50 | mV | | Absolute voltage on RF pins 2G4RF_IOP and 2G4RF_ION | V <sub>MAX2G4</sub> | | -0.3 | _ | 3.3 | V | | Absolute voltage on Sub-<br>GHz RF pins | V <sub>MAXSUBG</sub> | Pins SUBGRF_OP and SUBGRF_ON | -0.3 | _ | 3.3 | V | | | | Pins SUBGRF_IP and SUBGRF_IN, | -0.3 | _ | 0.3 | V | | Total current into VDD power lines | I <sub>VDDMAX</sub> | Source | _ | _ | 200 | mA | | Total current into VSS ground lines | I <sub>VSSMAX</sub> | Sink | _ | _ | 200 | mA | | Current per I/O pin | I <sub>IOMAX</sub> | Sink | _ | _ | 50 | mA | | | | Source | _ | _ | 50 | mA | | Current for all I/O pins | I <sub>IOALLMAX</sub> | Sink | _ | _ | 200 | mA | | | | Source | _ | _ | 200 | mA | | Junction temperature | T <sub>J</sub> | -G grade devices | -40 | _ | 105 | °C | | | | -I grade devices | -40 | _ | 125 | °C | - 1. When a GPIO pin is routed to the analog module through the APORT, the maximum voltage = IOVDD. - 2. Valid for IOVDD in valid operating range or when IOVDD is undriven (high-Z). If IOVDD is connected to a low-impedance source below the valid operating range (e.g. IOVDD shorted to VSS), the pin voltage maximum is IOVDD + 0.3 V, to avoid exceeding the maximum IO current specifications. # 4.1.2 Operating Conditions When assigning supply sources, the following requirements must be observed: - VREGVDD must be greater than or equal to AVDD, DVDD, RFVDD, PAVDD and all IOVDD supplies. - VREGVDD = AVDD - DVDD ≤ AVDD - IOVDD ≤ AVDD - RFVDD ≤ AVDD - PAVDD ≤ AVDD #### 4.1.2.1 General Operating Conditions **Table 4.2. General Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------|-----------------------|-----------------------------------------------------|------|-----|----------------------|------| | Operating ambient tempera- | T <sub>A</sub> | -G temperature grade | -40 | 25 | 85 | °C | | ture range <sup>4</sup> | | -I temperature grade | -40 | 25 | 125 | °C | | AVDD supply voltage <sup>2</sup> | V <sub>AVDD</sub> | | 1.8 | 3.3 | 3.8 | V | | VREGVDD operating supply | V <sub>VREGVDD</sub> | DCDC in regulation | 2.4 | 3.3 | 3.8 | V | | voltage <sup>2</sup> 1 | | DCDC in bypass, 50mA load | 1.8 | 3.3 | 3.8 | V | | | | DCDC not in use. DVDD externally shorted to VREGVDD | 1.8 | 3.3 | 3.8 | V | | VREGVDD current | I <sub>VREGVDD</sub> | DCDC in bypass, T ≤ 85 °C | _ | _ | 200 | mA | | | | DCDC in bypass, T > 85 °C | _ | _ | 100 | mA | | RFVDD operating supply voltage | V <sub>RFVDD</sub> | | 1.62 | _ | V <sub>VREGVDD</sub> | V | | DVDD operating supply voltage | V <sub>DVDD</sub> | | 1.62 | _ | V <sub>VREGVDD</sub> | V | | PAVDD operating supply voltage | V <sub>PAVDD</sub> | | 1.62 | _ | V <sub>VREGVDD</sub> | V | | IOVDD operating supply voltage | V <sub>IOVDD</sub> | All IOVDD pins | 1.62 | _ | V <sub>VREGVDD</sub> | V | | DECOUPLE output capacitor <sup>3</sup> | C <sub>DECOUPLE</sub> | | 0.75 | 1.0 | 2.75 | μF | | Difference between AVDD and VREGVDD, ABS(AVDD-VREGVDD) <sup>2</sup> | $dV_{DD}$ | | _ | _ | 0.1 | V | | HFCORECLK frequency | f <sub>CORE</sub> | VSCALE2, MODE = WS1 | _ | _ | 40 | MHz | | | | VSCALE0, MODE = WS0 | _ | _ | 20 | MHz | | HFCLK frequency | f <sub>HFCLK</sub> | VSCALE2 | _ | _ | 40 | MHz | | | | VSCALE0 | _ | _ | 20 | MHz | - 1. The minimum voltage required in bypass mode is calculated using $R_{BYP}$ from the DCDC specification table. Requirements for other loads can be calculated as $V_{DVDD\ min}+I_{LOAD}*R_{BYP\ max}$ . - 2. VREGVDD must be tied to AVDD. Both VREGVDD and AVDD minimum voltages must be satisfied for the part to operate. - 3. The system designer should consult the characteristic specs of the capacitor used on DECOUPLE to ensure its capacitance value stays within the specified bounds across temperature and DC bias. - 4. The maximum limit on $T_A$ may be lower due to device self-heating, which depends on the power dissipation of the specific application. $T_A$ (max) = $T_J$ (max) (THETA<sub>JA</sub> x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for $T_J$ and THETA<sub>JA</sub>. # 4.1.3 Thermal Characteristics **Table 4.3. Thermal Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------|---------------------|-----------------------------------------------------|-----|------|-----|------| | Thermal resistance | THETA <sub>JA</sub> | QFN48 Package, 2-Layer PCB,<br>Air velocity = 0 m/s | _ | 64.5 | _ | °C/W | | | | QFN48 Package, 2-Layer PCB,<br>Air velocity = 1 m/s | _ | 51.6 | _ | °C/W | | | | QFN48 Package, 2-Layer PCB,<br>Air velocity = 2 m/s | _ | 47.7 | _ | °C/W | | | | QFN48 Package, 4-Layer PCB,<br>Air velocity = 0 m/s | _ | 26.2 | _ | °C/W | | | | QFN48 Package, 4-Layer PCB,<br>Air velocity = 1 m/s | _ | 23.1 | _ | °C/W | | | | QFN48 Package, 4-Layer PCB,<br>Air velocity = 2 m/s | _ | 22.1 | _ | °C/W | | | | QFN32 Package, 2-Layer PCB,<br>Air velocity = 0 m/s | _ | 82.1 | _ | °C/W | | | | QFN32 Package, 2-Layer PCB,<br>Air velocity = 1 m/s | _ | 64.7 | _ | °C/W | | | | QFN32 Package, 2-Layer PCB,<br>Air velocity = 2 m/s | _ | 56.3 | _ | °C/W | | | | QFN32 Package, 4-Layer PCB,<br>Air velocity = 0 m/s | _ | 36.8 | _ | °C/W | | | | QFN32 Package, 4-Layer PCB,<br>Air velocity = 1 m/s | _ | 32 | _ | °C/W | | | | QFN32 Package, 4-Layer PCB,<br>Air velocity = 2 m/s | _ | 30.6 | _ | °C/W | # 4.1.4 DC-DC Converter Test conditions: L\_DCDC=4.7 $\mu$ H (Murata LQH3NPN4R7MM0L), C\_DCDC=4.7 $\mu$ F (Samsung CL10B475KQ8NQNC), V\_DCDC\_I=3.3 V, V\_DCDC\_O=1.8 V, I\_DCDC\_LOAD=50 mA, Heavy Drive configuration, F\_DCDC\_LN=7 MHz, unless otherwise indicated. Table 4.4. DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------------------------------|------| | Input voltage range | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50 mA | 1.8 | _ | V <sub>VREGVDD</sub> _<br>MAX | V | | | | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 100 mA, or Low power (LP) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 10 mA | 2.4 | _ | V <sub>VREGVDD</sub><br>MAX | V | | | | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 200 mA | 2.6 | _ | V <sub>VREGVDD</sub> _ | V | | Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_O</sub> | | 1.8 | _ | V <sub>VREGVDD</sub> | V | | Regulation DC accuracy | ACC <sub>DC</sub> | Low Noise (LN) mode, 1.8 V target output | 1.7 | _ | 1.9 | V | | Regulation window <sup>4</sup> | WIN <sub>REG</sub> | Low Power (LP) mode,<br>LPCMPBIASEMxx³ = 0, 1.8 V target output, I <sub>DCDC_LOAD</sub> ≤ 75 μA | 1.63 | _ | 2.2 | V | | | | Low Power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3, 1.8 V target output, I <sub>DCDC_LOAD</sub> ≤ 10 mA | 1.63 | _ | 2.1 | V | | Steady-state output ripple | V <sub>R</sub> | Radio disabled | _ | 3 | _ | mVpp | | Output voltage under/over-<br>shoot | Vov | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA | _ | 25 | 60 | mV | | | | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA | _ | 45 | 90 | mV | | | | Overshoot during LP to LN CCM/DCM mode transitions compared to DC level in LN mode | _ | 200 | _ | mV | | | | Undershoot during BYP/LP to LN CCM (LNFORCECCM <sup>3</sup> = 1) mode transitions compared to DC level in LN mode | _ | 40 | _ | mV | | | | Undershoot during BYP/LP to LN DCM (LNFORCECCM <sup>3</sup> = 0) mode transitions compared to DC level in LN mode | _ | 100 | _ | mV | | DC line regulation | V <sub>REG</sub> | Input changes between V <sub>VREGVDD_MAX</sub> and 2.4 V | _ | 0.1 | _ | % | | DC load regulation | I <sub>REG</sub> | Load changes between 0 mA and 100 mA in CCM mode | _ | 0.1 | _ | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|-----------------------|--------------------------------------------------------------|-----|-----|-----|------| | Max load current | I <sub>LOAD_MAX</sub> | Low noise (LN) mode, Heavy<br>Drive <sup>2</sup> , T ≤ 85 °C | _ | _ | 200 | mA | | | | Low noise (LN) mode, Heavy<br>Drive <sup>2</sup> , T > 85 °C | _ | _ | 100 | mA | | | | Low noise (LN) mode, Medium Drive <sup>2</sup> | _ | _ | 100 | mA | | | | Low noise (LN) mode, Light Drive <sup>2</sup> | _ | _ | 50 | mA | | | | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 0 | _ | _ | 75 | μA | | | | Low power (LP) mode,<br>LPCMPBIASEMxx <sup>3</sup> = 3 | _ | _ | 10 | mA | | DCDC nominal output capacitor <sup>5</sup> | C <sub>DCDC</sub> | 25% tolerance | 1 | 4.7 | 4.7 | μF | | DCDC nominal output inductor | L <sub>DCDC</sub> | 20% tolerance | 4.7 | 4.7 | 4.7 | μH | | Resistance in Bypass mode | R <sub>BYP</sub> | | _ | 1.2 | 2.5 | Ω | - 1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage, $V_{VREGVDD}$ . - 2. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=NFETCNT=15. - 3. LPCMPBIASEMxx refers to either LPCMPBIASEM234H in the EMU\_DCDCMISCCTRL register or LPCMPBIASEM01 in the EMU\_DCDCLOEM01CFG register, depending on the energy mode. - 4. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits. - 5. Output voltage under/over-shoot and regulation are specified with $C_{DCDC}$ 4.7 $\mu$ F. Different settings for DCDCLNCOMPCTRL must be used if $C_{DCDC}$ is lower than 4.7 $\mu$ F. See Application Note AN0948 for details. # 4.1.5 Current Consumption # 4.1.5.1 Current Consumption 3.3 V without DC-DC Converter Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = RFVDD = 3.3 V. T = 25 °C. DCDC is off. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at T = 25 °C. Table 4.5. Current Consumption 3.3 V without DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | Current consumption in EM0 mode with all peripherals disabled | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup> | _ | 123 | _ | μA/MHz | | ableu | | 38 MHz HFRCO, CPU running<br>Prime from flash | _ | 96 | _ | μA/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | | 93 | 107 | μA/MHz | | | | 38 MHz HFRCO, CPU running<br>CoreMark from flash | | 116 | _ | μA/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | | 95 | 109 | μA/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 227 | 430 | μA/MHz | | Current consumption in EM0 mode with all peripherals disabled and voltage scaling | I <sub>ACTIVE_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash | _ | 82 | _ | μA/MHz | | enabled | | 1 MHz HFRCO, CPU running while loop from flash | _ | 198 | _ | μA/MHz | | Current consumption in EM1 mode with all peripherals dis- | I <sub>ЕМ1</sub> | 38.4 MHz crystal <sup>1</sup> | _ | 73 | _ | μA/MHz | | abled | | 38 MHz HFRCO | _ | 44 | 51 | μΑ/MHz | | | | 26 MHz HFRCO | _ | 46 | 55 | μA/MHz | | | | 1 MHz HFRCO | _ | 178 | 374 | μΑ/MHz | | Current consumption in EM1 mode with all peripherals dis- | I <sub>EM1_VS</sub> | 19 MHz HFRCO | _ | 41 | _ | μA/MHz | | abled and voltage scaling enabled | | 1 MHz HFRCO | _ | 158 | _ | μA/MHz | | Current consumption in EM2 mode, with voltage scaling | I <sub>EM2_VS</sub> | Full 32 kB RAM retention and RTCC running from LFXO | | 1.9 | _ | μА | | enabled | | Full 32 kB RAM retention and RTCC running from LFRCO | _ | 2.2 | _ | μА | | | | BLE sleep, running from<br>PLFRCO, with protocol RTC, ra-<br>dio and 1 bank (16 kB) RAM re-<br>tention | _ | 2.4 | _ | μΑ | | | | BLE sleep, running from PLFRCO, with protocol RTC, radio and full (32 kB) RAM retention | _ | 2.5 | _ | μА | | | | 1 bank (16 kB) RAM retention and RTCC running from LFRCO <sup>2</sup> | _ | 1.9 | 3.3 | μА | | Current consumption in EM3 mode, with voltage scaling enabled | I <sub>EM3_VS</sub> | Full 32 kB RAM retention and CRYOTIMER running from ULFR-CO | _ | 1.44 | 3.0 | μА | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|----------------------|------------------------------------------------------------|-------------|------|-------|------| | Current consumption in EM4H mode, with voltage scaling enabled | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 0.89 | _ | μΑ | | | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | <del></del> | 0.55 | _ | μА | | | | 128 byte RAM retention, no RTCC | _ | 0.54 | 0.9 | μA | | Current consumption in EM4S mode | I <sub>EM4S</sub> | No RAM retention, no RTCC | _ | 0.08 | 0.085 | μА | - 1. CMU\_HFXOCTRL\_LOWPOWER=0. - 2. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1 # 4.1.5.2 Current Consumption 3.3 V using DC-DC Converter Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD = 1.8 V DC-DC output. $T = 25 \,^{\circ}C$ . Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at $T = 25 \,^{\circ}C$ . Table 4.6. Current Consumption 3.3 V using DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------|-----|------|-----|--------| | Current consumption in EM0 mode with all peripherals disabled, DCDC in Low Noise | I <sub>ACTIVE_DCM</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>4</sup> | _ | 84 | _ | μA/MHz | | DCM mode <sup>2</sup> | | 38 MHz HFRCO, CPU running<br>Prime from flash | _ | 68 | _ | μA/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 67 | _ | μA/MHz | | | | 38 MHz HFRCO, CPU running<br>CoreMark from flash | _ | 80 | _ | μA/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 73 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 606 | _ | μA/MHz | | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE_CCM</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>4</sup> | _ | 94 | _ | μA/MHz | | abled, DCDC in Low Noise<br>CCM mode <sup>1</sup> | | 38 MHz HFRCO, CPU running<br>Prime from flash | _ | 79 | _ | μA/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 78 | _ | μA/MHz | | | | 38 MHz HFRCO, CPU running<br>CoreMark from flash | _ | 90 | _ | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 90 | _ | μA/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 1109 | _ | μA/MHz | | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE_CCM_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash | _ | 97 | _ | μA/MHz | | abled and voltage scaling<br>enabled, DCDC in Low<br>Noise CCM mode <sup>1</sup> | | 1 MHz HFRCO, CPU running while loop from flash | _ | 1093 | _ | μΑ/MHz | | Current consumption in EM1 | I <sub>EM1_DCM</sub> | 38.4 MHz crystal <sup>4</sup> | _ | 55 | _ | µA/MHz | | mode with all peripherals disabled, DCDC in Low Noise | | 38 MHz HFRCO | _ | 38 | _ | µA/MHz | | DCM mode <sup>2</sup> | | 26 MHz HFRCO | _ | 45 | _ | µA/MHz | | | | 1 MHz HFRCO | _ | 580 | _ | µA/MHz | | Current consumption in EM1 | I <sub>EM1_DCM_VS</sub> | 19 MHz HFRCO | _ | 48 | _ | µA/MHz | | mode with all peripherals dis-<br>abled and voltage scaling<br>enabled, DCDC in Low<br>Noise DCM mode <sup>2</sup> | | 1 MHz HFRCO | _ | 569 | _ | μΑ/MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------|-----|------|-----|------| | Current consumption in EM2 mode, with voltage scaling | I <sub>EM2_VS</sub> | Full 32 kB RAM retention and RTCC running from LFXO | _ | 1.4 | _ | μА | | enabled, DCDC in LP mode <sup>3</sup> | | Full 32 kB RAM retention and RTCC running from LFRCO | _ | 1.5 | _ | μА | | | | BLE sleep, running from PLFRCO, with protocol RTC, radio and 1 bank (16 kB) RAM retention | _ | 1.7 | _ | μА | | | | BLE sleep, running from PLFRCO, with protocol RTC, radio and full (32 kB) RAM retention | _ | 1.8 | _ | μΑ | | | | 1 bank (16 kB) RAM retention and RTCC running from LFRCO <sup>5</sup> | _ | 1.3 | _ | μА | | Current consumption in EM3 mode, with voltage scaling enabled | I <sub>EM3_VS</sub> | Full 32 kB RAM retention and CRYOTIMER running from ULFR-CO | _ | 1.02 | _ | μΑ | | Current consumption in EM4H mode, with voltage | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 0.74 | _ | μА | | scaling enabled | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | _ | 0.48 | _ | μА | | | | 128 byte RAM retention, no RTCC | _ | 0.48 | _ | μA | | Current consumption in EM4S mode | I <sub>EM4S</sub> | No RAM retention, no RTCC | _ | 0.07 | _ | μА | - 1. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD. - 2. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD. - 3. DCDC Low Power Mode = Medium Drive (PFETCNT=NFETCNT=7), LPOSCDIV=1, LPCMPBIASEM234H=0, LPCLIMILIM-SEL=1, ANASW=DVDD. - 4. CMU\_HFXOCTRL\_LOWPOWER=0. - 5. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1 # 4.1.5.3 Current Consumption 1.8 V without DC-DC Converter Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = DVDD = RFVDD = PAVDD = 1.8 V. $T = 25 ^{\circ}C$ . DCDC is off. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at $T = 25 ^{\circ}C$ . Table 4.7. Current Consumption 1.8 V without DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------|--------------|------|-----|--------| | Current consumption in EM0 mode with all peripherals disabled | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup> | _ | 123 | _ | μΑ/MHz | | abled | | 38 MHz HFRCO, CPU running<br>Prime from flash | <del>_</del> | 96 | _ | μΑ/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 93 | _ | μΑ/MHz | | | | 38 MHz HFRCO, CPU running<br>CoreMark from flash | _ | 115 | _ | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 95 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 224 | _ | μΑ/MHz | | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE_VS</sub> | 19 MHz HFRCO, CPU running while loop from flash | _ | 81 | _ | μΑ/MHz | | abled and voltage scaling enabled | | 1 MHz HFRCO, CPU running while loop from flash | _ | 195 | _ | μΑ/MHz | | Current consumption in EM1 | I <sub>EM1</sub> | 38.4 MHz crystal <sup>1</sup> | _ | 74 | _ | μA/MHz | | mode with all peripherals disabled | | 38 MHz HFRCO | _ | 44 | _ | μA/MHz | | | | 26 MHz HFRCO | _ | 46 | _ | μA/MHz | | | | 1 MHz HFRCO | _ | 175 | _ | μA/MHz | | Current consumption in EM1 | I <sub>EM1_VS</sub> | 19 MHz HFRCO | _ | 41 | _ | μA/MHz | | mode with all peripherals dis-<br>abled and voltage scaling<br>enabled | | 1 MHz HFRCO | _ | 155 | _ | μA/MHz | | Current consumption in EM2 mode, with voltage scaling | I <sub>EM2_VS</sub> | Full 32 kB RAM retention and RTCC running from LFXO | _ | 1.8 | _ | μА | | enabled | | Full 32 kB RAM retention and RTCC running from LFRCO | _ | 1.9 | _ | μА | | | | BLE sleep, running from<br>PLFRCO, with protocol RTC, ra-<br>dio and 1 bank (16 kB) RAM re-<br>tention | _ | 2.2 | _ | μА | | | | BLE sleep, running from PLFRCO, with protocol RTC, radio and full (32 kB) RAM retention | _ | 2.3 | _ | μА | | | | 1 bank (16 kB) RAM retention and RTCC running from LFRCO <sup>2</sup> | _ | 1.7 | _ | μА | | Current consumption in EM3 mode, with voltage scaling enabled | I <sub>EM3_VS</sub> | Full 32 kB RAM retention and CRYOTIMER running from ULFR-CO | _ | 1.33 | _ | μА | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------|----------------------|------------------------------------------------------------|--------------|------|-----|------| | Current consumption in<br>EM4H mode, with voltage<br>scaling enabled | I <sub>EM4H_VS</sub> | 128 byte RAM retention, RTCC running from LFXO | _ | 0.80 | _ | μA | | | | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO | <del>_</del> | 0.44 | _ | μA | | | | 128 byte RAM retention, no RTCC | _ | 0.43 | _ | μA | | Current consumption in EM4S mode | I <sub>EM4S</sub> | no RAM retention, no RTCC | _ | 0.04 | _ | μA | - 1. CMU\_HFXOCTRL\_LOWPOWER=0. - 2. CMU\_LFRCOCTRL\_ENVREF = 1, CMU\_LFRCOCTRL\_VREFUPDATE = 1 # 4.1.5.4 Current Consumption Using Radio 3.3 V with DC-DC Unless otherwise indicated, typical conditions are: VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD = 1.8 V. T = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at T = 25 °C. Table 4.8. Current Consumption Using Radio 3.3 V with DC-DC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------|-----|------|------|------| | Current consumption in receive mode, active packet | I <sub>RX_ACTIVE</sub> | 500 kbit/s, 2GFSK, F = 915 MHz,<br>Radio clock prescaled by 4 | | 9.3 | 10.2 | mA | | reception (MCU in EM1 @ 38.4 MHz, peripheral clocks disabled), T ≤ 85 °C | | 38.4 kbit/s, 2GFSK, F = 868 MHz,<br>Radio clock prescaled by 4 | 1 | 8.6 | 10.2 | mA | | | | 38.4 kbit/s, 2GFSK, F = 490 MHz, Radio clock prescaled by 4 | _ | 8.6 | 10.2 | mA | | | | 50 kbit/s, 2GFSK, F = 433 MHz,<br>Radio clock prescaled by 4 | _ | 8.6 | 10.2 | mA | | | | 38.4 kbit/s, 2GFSK, F = 315 MHz, Radio clock prescaled by 4 | | 8.6 | 10.2 | mA | | | | 38.4 kbit/s, 2GFSK, F = 169 MHz, Radio clock prescaled by 4 | | 8.4 | 10.2 | mA | | | | 1 Mbit/s, 2GFSK, F = 2.4 GHz,<br>Radio clock prescaled by 4 | | 8.8 | _ | mA | | | | 2 Mbit/s, 2GFSK, F = 2.4 GHz,<br>Radio clock prescaled by 4 | | 10.1 | _ | mA | | | | 802.15.4 receiving frame, F = 2.4 GHz, Radio clock prescaled by 3 | | 10.2 | _ | mA | | Current consumption in receive mode, active packet | I <sub>RX_ACTIVE_HT</sub> | 500 kbit/s, 2GFSK, F = 915 MHz,<br>Radio clock prescaled by 4 | _ | _ | 13 | mA | | reception (MCU in EM1 @ 38.4 MHz, peripheral clocks disabled), T > 85 °C | | 38.4 kbit/s, 2GFSK, F = 868 MHz,<br>Radio clock prescaled by 4 | | _ | 13 | mA | | | | 38.4 kbit/s, 2GFSK, F = 490 MHz,<br>Radio clock prescaled by 4 | | _ | 13 | mA | | | | 50 kbit/s, 2GFSK, F = 433 MHz,<br>Radio clock prescaled by 4 | _ | _ | 13 | mA | | | | 38.4 kbit/s, 2GFSK, F = 315 MHz,<br>Radio clock prescaled by 4 | _ | _ | 13 | mA | | | | 38.4 kbit/s, 2GFSK, F = 169 MHz,<br>Radio clock prescaled by 4 | _ | _ | 13 | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------|-----|------|-----|------| | Current consumption in receive mode, listening for | I <sub>RX_LISTEN</sub> | 500 kbit/s, 2GFSK, F = 915 MHz,<br>No radio clock prescaling | _ | 10.2 | 11 | mA | | packet (MCU in EM1 @ $38.4$ MHz, peripheral clocks disabled), T $\leq$ 85 °C | | 38.4 kbit/s, 2GFSK, F = 868 MHz,<br>No radio clock prescaling | | 9.5 | 11 | mA | | | | 38.4 kbit/s, 2GFSK, F = 490 MHz,<br>No radio clock prescaling | | 9.5 | 11 | mA | | | | 50 kbit/s, 2GFSK, F = 433 MHz,<br>No radio clock prescaling | | 9.5 | 11 | mA | | | | 38.4 kbit/s, 2GFSK, F = 315 MHz,<br>No radio clock prescaling | _ | 9.4 | 11 | mA | | | | 38.4 kbit/s, 2GFSK, F = 169 MHz,<br>No radio clock prescaling | | 9.3 | 11 | mA | | | | 1 Mbit/s, 2GFSK, F = 2.4 GHz, No radio clock prescaling | _ | 9.6 | _ | mA | | | | 2 Mbit/s, 2GFSK, F = 2.4 GHz, No radio clock prescaling | | 11.1 | _ | mA | | | | 802.15.4, F = 2.4 GHz, No radio clock prescaling | | 11.6 | _ | mA | | Current consumption in receive mode, listening for | I <sub>RX_LISTEN_HT</sub> | 500 kbit/s, 2GFSK, F = 915 MHz,<br>No radio clock prescaling | _ | _ | 14 | mA | | packet (MCU in EM1 @ 38.4 MHz, peripheral clocks disabled), T > 85 °C | | 38.4 kbit/s, 2GFSK, F = 868 MHz,<br>No radio clock prescaling | _ | _ | 14 | mA | | | | 38.4 kbit/s, 2GFSK, F = 490 MHz,<br>No radio clock prescaling | _ | _ | 14 | mA | | | | 50 kbit/s, 2GFSK, F = 433 MHz,<br>No radio clock prescaling | _ | _ | 14 | mA | | | | 38.4 kbit/s, 2GFSK, F = 315 MHz,<br>No radio clock prescaling | _ | _ | 14 | mA | | | | 38.4 kbit/s, 2GFSK, F = 169 MHz,<br>No radio clock prescaling | _ | _ | 14 | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------|-----|-------|-------|------| | Current consumption in transmit mode (MCU in EM1 @ 38.4 MHz, peripheral | I <sub>TX</sub> | F = 915 MHz, CW, 20 dBm<br>match, PAVDD connected directly<br>to external 3.3V supply | _ | 90.2 | 134.3 | mA | | clocks disabled), T ≤ 85 °C | | F = 915 MHz, CW, 14 dBm<br>match, PAVDD connected to<br>DCDC output | _ | 36 | 42.5 | mA | | | | F = 868 MHz, CW, 20 dBm<br>match, PAVDD connected directly<br>to external 3.3V supply | _ | 79.7 | 106.7 | mA | | | | F = 868 MHz, CW, 14 dBm<br>match, PAVDD connected to<br>DCDC output | _ | 35.3 | 41 | mA | | | | F = 490 MHz, CW, 20 dBm<br>match, PAVDD connected directly<br>to external 3.3V supply | _ | 93.8 | 125.4 | mA | | | | F = 433 MHz, CW, 10 dBm<br>match, PAVDD connected to<br>DCDC output | _ | 20.3 | 24 | mA | | | | F = 433 MHz, CW, 14 dBm<br>match, PAVDD connected to<br>DCDC output | _ | 34 | 41.5 | mA | | | | F = 315 MHz, CW, 14 dBm<br>match, PAVDD connected to<br>DCDC output | _ | 33.5 | 42 | mA | | | | F = 169 MHz, CW, 20 dBm<br>match, PAVDD connected directly<br>to external 3.3V supply | _ | 88.6 | 116.7 | mA | | | | F = 2.4 GHz, CW, 0 dBm output power, Radio clock prescaled by 3 | _ | 8.5 | _ | mA | | | | F = 2.4 GHz, CW, 0 dBm output power, Radio clock prescaled by 1 | _ | 9.5 | _ | mA | | | | F = 2.4 GHz, CW, 3 dBm output power | _ | 16.5 | _ | mA | | | | F = 2.4 GHz, CW, 8 dBm output power | _ | 26.0 | _ | mA | | | | F = 2.4 GHz, CW, 10.5 dBm output power | _ | 34.0 | _ | mA | | | | F = 2.4 GHz, CW, 16.5 dBm output power, PAVDD connected directly to external 3.3V supply | _ | 86.0 | _ | mA | | | | F = 2.4 GHz, CW, 19.5 dBm output power, PAVDD connected directly to external 3.3V supply | _ | 131.0 | _ | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------|-----|-----|-------|------| | Current consumption in transmit mode (MCU in EM1 @ 38.4 MHz, peripheral | Ітх_нт | F = 915 MHz, CW, 20 dBm<br>match, PAVDD connected directly<br>to external 3.3V supply | _ | _ | 134.3 | mA | | clocks disabled), T > 85 °C | | F = 915 MHz, CW, 14 dBm<br>match, PAVDD connected to<br>DCDC output | | | 42.5 | mA | | | | F = 868 MHz, CW, 20 dBm<br>match, PAVDD connected directly<br>to external 3.3V supply | | | 109.8 | mA | | | | F = 868 MHz, CW, 14 dBm<br>match, PAVDD connected to<br>DCDC output | _ | _ | 41.3 | mA | | | | F = 490 MHz, CW, 20 dBm<br>match, PAVDD connected directly<br>to external 3.3V supply | _ | _ | 130.8 | mA | | | | F = 433 MHz, CW, 10 dBm<br>match, PAVDD connected to<br>DCDC output | _ | _ | 24.4 | mA | | | | F = 433 MHz, CW, 14 dBm<br>match, PAVDD connected to<br>DCDC output | _ | _ | 41.5 | mA | | | | F = 315 MHz, CW, 14 dBm<br>match, PAVDD connected to<br>DCDC output | _ | _ | 42 | mA | | | | F = 169 MHz, CW, 20 dBm<br>match, PAVDD connected directly<br>to external 3.3V supply | _ | _ | 122.8 | mA | # 4.1.6 Wake Up Times Table 4.9. Wake Up Times | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|----------------------|--------------------------------------------------------------|-----|------|-----|---------------| | Wakeup time from EM1 | t <sub>EM1_WU</sub> | | _ | 3 | _ | AHB<br>Clocks | | Wake up from EM2 | t <sub>EM2_WU</sub> | Code execution from flash | _ | 10 | _ | μs | | | | Code execution from RAM | _ | 3 | _ | μs | | Wake up from EM3 | t <sub>EM3_WU</sub> | Code execution from flash | _ | 10 | _ | μs | | | | Code execution from RAM | _ | 3 | _ | μs | | Wake up from EM4H <sup>1</sup> | t <sub>EM4H_WU</sub> | Executing from flash | _ | 86 | _ | μs | | Wake up from EM4S <sup>1</sup> | t <sub>EM4S_WU</sub> | Executing from flash | _ | 290 | _ | μs | | Time from release of reset | t <sub>RESET</sub> | Soft Pin Reset released | _ | 50 | _ | μs | | source to first instruction execution | | Any other reset released | _ | 340 | _ | μs | | Power mode scaling time | tscale | VSCALE0 to VSCALE2, HFCLK = 19 MHz <sup>4</sup> <sup>2</sup> | _ | 31.8 | _ | μs | | | | VSCALE2 to VSCALE0, HFCLK = 19 MHz <sup>3</sup> | _ | 4.3 | _ | μs | - 1. Time from wakeup request until first instruction is executed. Wakeup results in device reset. - 2. VSCALE0 to VSCALE2 voltage change transitions occur at a rate of 10 mV/ $\mu$ s for approximately 20 $\mu$ s. During this transition, peak currents will be dependent on the value of the DECOUPLE output capacitor, from 35 mA (with a 1 $\mu$ F capacitor) to 70 mA (with a 2.7 $\mu$ F capacitor). - 3. Scaling down from VSCALE2 to VSCALE0 requires approximately 2.8 $\mu$ s + 29 HFCLKs. - 4. Scaling up from VSCALE0 to VSCALE2 requires approximately 30.3 $\mu$ s + 28 HFCLKs. # 4.1.7 Brown Out Detector (BOD) Table 4.10. Brown Out Detector (BOD) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------|----------------------------|------------------------------|------|-----|------|------| | DVDD BOD threshold | V <sub>DVDDBOD</sub> | DVDD rising | _ | _ | 1.62 | V | | | | DVDD falling (EM0/EM1) | 1.35 | _ | _ | V | | | | DVDD falling (EM2/EM3) | 1.3 | _ | _ | V | | DVDD BOD hysteresis | V <sub>DVDDBOD_HYST</sub> | | _ | 18 | _ | mV | | DVDD BOD response time | tDVDDBOD_DELAY | Supply drops at 0.1V/µs rate | _ | 2.4 | _ | μs | | AVDD BOD threshold | V <sub>AVDDBOD</sub> | AVDD rising | _ | _ | 1.8 | V | | | | AVDD falling (EM0/EM1) | 1.62 | _ | _ | V | | | | AVDD falling (EM2/EM3) | 1.53 | _ | _ | V | | AVDD BOD hysteresis | V <sub>AVDDBOD_HYST</sub> | | _ | 20 | _ | mV | | AVDD BOD response time | t <sub>AVDDBOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _ | 2.4 | _ | μs | | EM4 BOD threshold | V <sub>EM4DBOD</sub> | AVDD rising | _ | _ | 1.7 | V | | | | AVDD falling | 1.45 | _ | _ | V | | EM4 BOD hysteresis | V <sub>EM4BOD_HYST</sub> | | _ | 25 | _ | mV | | EM4 BOD response time | t <sub>EM4BOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _ | 300 | _ | μs | # 4.1.8 Frequency Synthesizer Table 4.11. Frequency Synthesizer | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------|--------------------|-------------------|------|-----|--------|------| | RF synthesizer frequency | f <sub>RANGE</sub> | 2400 - 2483.5 MHz | 2400 | _ | 2483.5 | MHz | | range | | 779 - 956 MHz | 779 | _ | 956 | MHz | | | | 584 - 717 MHz | 584 | _ | 717 | MHz | | | | 358 - 574 MHz | 358 | _ | 574 | MHz | | | | 191 - 358 MHz | 191 | _ | 358 | MHz | | | | 110 - 191 MHz | 110 | _ | 191 | MHz | | LO tuning frequency resolu- | f <sub>RES</sub> | 2400 - 2483.5 MHz | _ | _ | 73 | Hz | | tion with 38.4 MHz crystal | | 779 - 956 MHz | _ | _ | 24 | Hz | | | | 584 - 717 MHz | _ | _ | 18.3 | Hz | | | | 358 - 574 MHz | _ | _ | 12.2 | Hz | | | | 191 - 358 MHz | _ | _ | 7.3 | Hz | | | | 110 - 191 MHz | _ | _ | 4.6 | Hz | | Frequency deviation resolu- | df <sub>RES</sub> | 2400 - 2483.5 MHz | _ | _ | 73 | Hz | | tion with 38.4 MHz crystal | | 779 - 956 MHz | _ | _ | 24 | Hz | | | | 584 - 717 MHz | _ | _ | 18.3 | Hz | | | | 358 - 574 MHz | _ | _ | 12.2 | Hz | | | | 191 - 358 MHz | _ | _ | 7.3 | Hz | | | | 110 - 191 MHz | _ | _ | 4.6 | Hz | | Maximum frequency devia- | df <sub>MAX</sub> | 2400 - 2483.5 MHz | _ | _ | 1677 | kHz | | tion with 38.4 MHz crystal | | 779 - 956 MHz | _ | _ | 559 | kHz | | | | 584 - 717 MHz | _ | _ | 419 | kHz | | | | 358 - 574 MHz | _ | _ | 280 | kHz | | | | 191 - 358 MHz | _ | _ | 167 | kHz | | | | 110 - 191 MHz | _ | _ | 105 | kHz | #### 4.1.9 2.4 GHz RF Transceiver Characteristics ### 4.1.9.1 RF Transmitter General Characteristics for 2.4 GHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz. Table 4.12. RF Transmitter General Characteristics for 2.4 GHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|--------|------| | Maximum TX power <sup>1</sup> | POUT <sub>MAX</sub> | 19 dBm-rated part numbers. PAVDD connected directly to external 3.3V supply | _ | 19.5 | _ | dBm | | | | 10 dBm-rated part numbers | _ | 10.5 | _ | dBm | | | | 0 dBm-rated part numbers | _ | 0 | _ | dBm | | Minimum active TX Power | POUT <sub>MIN</sub> | CW | | -30 | _ | dBm | | Output power step size | POUT <sub>STEP</sub> | -5 dBm< Output power < 0 dBm | _ | 1 | _ | dB | | | | 0 dBm < output power < POUT <sub>MAX</sub> | _ | 0.5 | _ | dB | | Output power variation vs supply at POUT <sub>MAX</sub> | POUT <sub>VAR_V</sub> | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD connected directly to ex-<br>ternal supply, for output power ><br>10 dBm. | _ | 4.5 | _ | dB | | | | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD connected directly to ex-<br>ternal supply, for output power =<br>10 dBm. | _ | 3.8 | _ | dB | | | | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V using DC-DC converter | _ | 2.2 | _ | dB | | Output power variation vs<br>temperature at POUT <sub>MAX</sub> | POUT <sub>VAR_T</sub> | From -40 to +85 °C, PAVDD connected to DC-DC output | _ | 1.5 | _ | dB | | | | From -40 to +125 °C, PAVDD connected to DC-DC output | _ | 2.2 | _ | dB | | | | From -40 to +85 °C, PAVDD connected to external supply | _ | 1.5 | _ | dB | | | From -40 to +125 °C, PAVDD connected to external supply | _ | 3.4 | _ | dB | | | Output power variation vs RF frequency at POUT <sub>MAX</sub> | POUT <sub>VAR_F</sub> | Over RF tuning frequency range | _ | 0.4 | _ | dB | | RF tuning frequency range | F <sub>RANGE</sub> | | 2400 | _ | 2483.5 | MHz | <sup>1.</sup> Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this datasheet can be found in the Max TX Power column of the Ordering Information Table. ### 4.1.9.2 RF Receiver General Characteristics for 2.4 GHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz. Table 4.13. RF Receiver General Characteristics for 2.4 GHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------|--------------------------|-------------------------------------------|------|--------|--------|------| | RF tuning frequency range | F <sub>RANGE</sub> | | 2400 | _ | 2483.5 | MHz | | Receive mode maximum spurious emission | SPUR <sub>RX</sub> | 30 MHz to 1 GHz | _ | -57 | _ | dBm | | | | 1 GHz to 12 GHz | _ | -47 | _ | dBm | | ing active receive mode, per | SPUR <sub>RX_FCC</sub> | 216 MHz to 960 MHz, Conducted Measurement | _ | -55.2 | _ | dBm | | FCC Part 15.109(a) | | Above 960 MHz, Conducted Measurement | _ | -47.2 | _ | dBm | | Level above which<br>RFSENSE will trigger <sup>1</sup> | RFSENSE <sub>TRIG</sub> | CW at 2.45 GHz | _ | -24 | _ | dBm | | Level below which<br>RFSENSE will not trigger <sup>1</sup> | RFSENSE <sub>THRES</sub> | CW at 2.45 GHz | _ | -50 | _ | dBm | | 1% PER sensitivity | SENS <sub>2GFSK</sub> | 2 Mbps 2GFSK signal | _ | -89.6 | _ | dBm | | | | 250 kbps 2GFSK signal | _ | -100.7 | _ | dBm | <sup>1.</sup> RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range. ### 4.1.9.3 RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4GHz Band, 1 Mbps Data Rate Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4MHz. RF center frequency 2.45 GHz. Maximum duty cycle of 85%. Table 4.14. RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4GHz Band, 1 Mbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|--------------| | Transmit 6dB bandwidth | TXBW | 10 dBm | _ | 763 | _ | kHz | | Power spectral density limit | PSD <sub>LIMIT</sub> | Per FCC part 15.247 at 10 dBm | _ | -9.5 | _ | dBm/<br>3kHz | | | | Per FCC part 15.247 at 20 dBm | _ | -2 | _ | dBm/<br>3kHz | | | | Per ETSI 300.328 at 10 dBm/1 MHz | _ | 10 | _ | dBm | | Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | 99% BW at highest and lowest channels in band, 10 dBm | _ | 1.1 | _ | MHz | | In-band spurious emissions, | SPUR <sub>INB</sub> | At ± 2 MHz, 10 dBm | _ | -39.5 | _ | dBm | | with allowed exceptions <sup>3</sup> | | At ± 3 MHz, 10 dBm | _ | -44.3 | _ | dBm | | | | At ± 2 MHz, 20 dBm | _ | _ | -20 | dBm | | | | At ± 3 MHz, 20 dBm | _ | _ | -30 | dBm | | Emissions of harmonics out-<br>of-band, per FCC part<br>15.247 | SPUR <sub>HRM_FCC</sub> | 2nd,3rd, 5, 6, 8, 9,10 harmonics; continuous transmission of modulated carrier | _ | -47 | _ | dBm | | Spurious emissions out-of-<br>band, excluding harmonics<br>captured in SPUR <sub>HARM,FCC</sub> .<br>Emissions taken at | SPUR <sub>OOB_FCC</sub> | Per FCC part 15.205/15.209,<br>Above 2.483 GHz or below 2.4<br>GHz; continuous transmission of<br>CW carrier, Restricted Bands <sup>1</sup> <sup>2</sup> | _ | -47 | _ | dBm | | POUT <sub>MAX</sub> , PAVDD connected to external 3.3 V supply | | Per FCC part 15.247, Above 2.483 GHz or below 2.4 GHz; continuous transmission of CW carrier, Non-Restricted Bands | _ | -26 | _ | dBc | | Spurious emissions out-of-<br>band; per ETSI 300.328 | SPUR <sub>ETSI328</sub> | [2400-BW to 2400] MHz, [2483.5<br>to 2483.5+BW] MHz | _ | -16 | _ | dBm | | | | [2400-2BW to 2400-BW] MHz,<br>[2483.5+BW to 2483.5+2BW]<br>MHz per ETSI 300.328 | _ | -26 | _ | dBm | | Spurious emissions per ETSI<br>EN300.440 | SPUR <sub>ETSI440</sub> | 47-74 MHz,87.5-108 MHz,<br>174-230 MHz, 470-862 MHz | _ | -60 | _ | dBm | | | | 25-1000 MHz | _ | -42 | _ | dBm | | | | 1-12 GHz | _ | -36 | _ | dBm | - 1. For 2476 MHz, 1.5 dB of power backoff is used to achieve this value. - $2.\,\mbox{For 2478 MHz},\,4.2\mbox{ dB}$ of power backoff is used to achieve this value. - 3. Per Bluetooth Core\_5.0, Vol.6 Part A, Section 3.2.2, exceptions are allowed in up to three bands of 1 MHz width, centered on a frequency which is an integer multiple of 1 MHz. These exceptions shall have an absolute value of -20 dBm or less. ## 4.1.9.4 RF Receiver Characteristics for Bluetooth Low Energy in the 2.4GHz Band, 1 Mbps Data Rate Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4MHz. RF center frequency 2.45 GHz. Table 4.15. RF Receiver Characteristics for Bluetooth Low Energy in the 2.4GHz Band, 1 Mbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------|-----|-------|-----|------| | Max usable receiver input level, 0.1% BER | SAT | Signal is reference signal <sup>2</sup> . Packet length is 20 bytes. | _ | 10 | _ | dBm | | Sensitivity, 0.1% BER | SENS | Signal is reference signal <sup>2</sup> . Using DC-DC converter. | _ | -95.3 | _ | dBm | | | | With non-ideal signals as specified in RF-PHY.TS.4.2.2, section 4.6.1. | _ | -95.1 | _ | dBm | | Signal to co-channel interferer, 0.1% BER | C/I <sub>CC</sub> | Desired signal 3 dB above reference sensitivity. | _ | 8.25 | _ | dB | | N+1 adjacent channel selectivity, 0.1% BER, with allowable exceptions. Desired is reference signal at -67 dBm | C/I <sub>1+</sub> | Interferer is reference signal at +1 MHz offset. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz | _ | -7.7 | _ | dB | | N-1 adjacent channel selectivity, 0.1% BER, with allowable exceptions. Desired is reference signal at -67 dBm | C/I <sub>1-</sub> | Interferer is reference signal at -1 MHz offset. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz | _ | -7.8 | _ | dB | | Alternate selectivity, 0.1%<br>BER, with allowable exceptions. Desired is reference<br>signal at -67 dBm | C/I <sub>2</sub> | Interferer is reference signal at ± 2 MHz offset. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz | _ | -45.8 | _ | dB | | Alternate selectivity, 0.1%<br>BER, with allowable excep-<br>tions. Desired is reference<br>signal at -67 dBm | C/I <sub>3</sub> | Interferer is reference signal at ± 3 MHz offset. Desired frequency 2404 MHz ≤ Fc ≤ 2480 MHz | _ | -49.4 | _ | dB | | Selectivity to image frequency, 0.1% BER. Desired is reference signal at -67 dBm | C/I <sub>IM</sub> | Interferer is reference signal at image frequency with 1 MHz precision | _ | -40.5 | _ | dB | | Selectivity to image frequency ± 1 MHz, 0.1% BER. Desired is reference signal at -67 dBm | C/I <sub>IM+1</sub> | Interferer is reference signal at image frequency ± 1 MHz with 1 MHz precision | _ | -49.4 | _ | dB | | Blocking, less than 0.1%<br>BER. Desired is -67dBm | BLOCK <sub>OOB</sub> | Interferer frequency 30 MHz ≤ f ≤ 2000 MHz | -5 | _ | _ | dBm | | BLE reference signal at 2426MHz. Interferer is CW in OOB range <sup>1</sup> | | Interferer frequency 2003 MHz ≤ f ≤ 2399 MHz <sup>3</sup> | -10 | _ | _ | dBm | | | | Interferer frequency 2484 MHz ≤ f ≤ 2997 MHz | -10 | _ | _ | dBm | | | | Interferer frequency 3 GHz ≤ f ≤ 6 GHz | -10 | _ | _ | dBm | | | | Interferer frequency 6 GHz ≤ f ≤ 12.75 GHz | -17 | _ | _ | dBm | | Intermodulation performance | IM | Per Core_4.1, Vol 6, Part A, Section 4.4 with n = 3 | _ | -22.2 | _ | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 71 | | 4 | - 1. Interferer max power limited by equipment capabilities and path loss. Minimum specified at 25 °C. - 2. Reference signal is defined 2GFSK at -67 dBm, Modulation index = 0.5, BT = 0.5, Bit rate = 1 Mbps, desired data = PRBS9; interferer data = PRBS15; frequency accuracy better than 1 ppm. - 3. Except -13 dBm at Desired Frequency Crystal Frequency. ## 4.1.9.5 RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4GHz Band, 2 Mbps Data Rate Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4MHz. RF center frequency 2.45 GHz. Maximum duty cycle of 85%. Table 4.16. RF Transmitter Characteristics for Bluetooth Low Energy in the 2.4GHz Band, 2 Mbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|--------------| | Transmit 6dB bandwidth | TXBW | 10 dBm | _ | 1395 | _ | kHz | | Power spectral density limit | PSD <sub>LIMIT</sub> | Per FCC part 15.247 at 10 dBm | _ | -9.3 | _ | dBm/<br>3kHz | | | | Per FCC part 15.247 at 20 dBm | _ | -4.7 | _ | dBm/<br>3kHz | | | | Per ETSI 300.328 at 10 dBm/1 MHz | _ | 10 | _ | dBm | | Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | 99% BW at highest and lowest channels in band, 10 dBm | _ | 2.1 | _ | MHz | | In-band spurious emissions, | SPUR <sub>INB</sub> | At ± 4 MHz, 10 dBm | _ | -40.9 | _ | dBm | | with allowed exceptions <sup>5</sup> | | At ± 6 MHz, 10 dBm | _ | -44.8 | _ | dBm | | | | At ± 4 MHz, 20 dBm | _ | -32.3 | _ | dBm | | | | At ± 6 MHz, 20 dBm | _ | -36.6 | _ | dBm | | Emissions of harmonics out-<br>of-band, per FCC part<br>15.247 | SPUR <sub>HRM_FCC</sub> | 2nd,3rd, 5, 6, 8, 9,10 harmonics; continuous transmission of modulated carrier | _ | -47 | _ | dBm | | Spurious emissions out-of-<br>band, excluding harmonics<br>captured in SPUR <sub>HARM,FCC</sub> .<br>Emissions taken at<br>POUT <sub>MAX</sub> , PAVDD connec- | SPUR <sub>OOB_FCC</sub> | Per FCC part 15.205/15.209,<br>Above 2.483 GHz or below 2.4<br>GHz; continuous transmission of<br>CW carrier, Restricted Bands <sup>1 2 3</sup> | _ | -47 | _ | dBm | | ted to external 3.3 V supply | | Per FCC part 15.247, Above 2.483 GHz or below 2.4 GHz; continuous transmission of CW carrier, Non-Restricted Bands | _ | -26 | _ | dBc | | Spurious emissions out-of-band; per ETSI 300.328 | SPUR <sub>ETSI328</sub> | [2400-BW to 2400] MHz, [2483.5 to 2483.5+BW] MHz | _ | -16 | _ | dBm | | | | [2400-2BW to 2400-BW] MHz,<br>[2483.5+BW to 2483.5+2BW]<br>MHz per ETSI 300.328 | _ | -26 | _ | dBm | | Spurious emissions per ETSI<br>EN300.440 | SPUR <sub>ETSI440</sub> | 47-74 MHz,87.5-108 MHz,<br>174-230 MHz, 470-862 MHz | _ | -60 | _ | dBm | | | | 25-1000 MHz | _ | -42 | _ | dBm | | | | 1-12 GHz | _ | -36 | _ | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | _ | | | | | | - 1. For 2472 MHz, 1.3 dB of power backoff is used to achieve this value. - 2. For 2474 MHz, 3.8 dB of power backoff is used to achieve this value. - 3. For 2476 MHz, 7 dB of power backoff is used to achieve this value. - 4. For 2478 MHz, 11.2 dB of power backoff is used to achieve this value. - 5. Per Bluetooth Core\_5.0, Vol.6 Part A, Section 3.2.2, exceptions are allowed in up to three bands of 1 MHz width, centered on a frequency which is an integer multiple of 1 MHz. These exceptions shall have an absolute value of -20 dBm or less. ### 4.1.9.6 RF Receiver Characteristics for Bluetooth Low Energy in the 2.4GHz Band, 2 Mbps Data Rate Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4MHz. RF center frequency 2.45 GHz<sup>1</sup>. Table 4.17. RF Receiver Characteristics for Bluetooth Low Energy in the 2.4GHz Band, 2 Mbps Data Rate | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------|-----|-------|-----|------| | Max usable receiver input level, 0.1% BER | SAT | Signal is reference signal <sup>2</sup> . Packet length is 20 bytes. | _ | 10 | _ | dBm | | Sensitivity, 0.1% BER | SENS | Signal is reference signal <sup>2</sup> . Using DC-DC converter. | _ | -90.7 | _ | dBm | | | | With non-ideal signals as specified in RF-PHY.TS.4.2.2, section 4.6.1. | _ | -90.6 | _ | dBm | | Signal to co-channel interferer, 0.1% BER | C/I <sub>CC</sub> | Desired signal 3 dB above reference sensitivity. | _ | 6.5 | _ | dB | | N+1 adjacent channel selectivity, 0.1% BER, with allowable exceptions. Desired is reference signal at -67 dBm | C/I <sub>1+</sub> | Interferer is reference signal at +2 MHz offset. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz | _ | -11.7 | _ | dB | | N-1 adjacent channel selectivity, 0.1% BER, with allowable exceptions. Desired is reference signal at -67 dBm | C/I <sub>1-</sub> | Interferer is reference signal at -2 MHz offset. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz | _ | -6.8 | _ | dB | | Alternate selectivity, 0.1%<br>BER, with allowable exceptions. Desired is reference<br>signal at -67 dBm | C/I <sub>2</sub> | Interferer is reference signal at ± 4 MHz offset. Desired frequency 2402 MHz ≤ Fc ≤ 2480 MHz | _ | -41.7 | _ | dB | | Alternate selectivity, 0.1%<br>BER, with allowable excep-<br>tions. Desired is reference<br>signal at -67 dBm | C/I <sub>3</sub> | Interferer is reference signal at ± 6 MHz offset. Desired frequency 2404 MHz ≤ Fc ≤ 2480 MHz | _ | -41.6 | _ | dB | | Selectivity to image frequency, 0.1% BER. Desired is reference signal at -67 dBm | C/I <sub>IM</sub> | Interferer is reference signal at image frequency with 1 MHz precision | _ | -11.7 | _ | dB | | Selectivity to image frequency ± 2 MHz, 0.1% BER. Desired is reference signal at -67 dBm | C/I <sub>IM+1</sub> | Interferer is reference signal at image frequency ± 2 MHz with 2 MHz precision | _ | -30.4 | _ | dB | | Intermodulation performance | IM | Per Core_4.1, Vol 6, Part A, Section 4.4 with n = 3 | _ | -30.1 | _ | dBm | - 1. For the BLE 2Mbps in-band blocking performance, there may be up to 5 spurious response channels where the requirement of 30.8% PER is not met and therefore an exception will need to be taken for each of these frequencies to meet the requirements of the BLE standard. - 2. Reference signal is defined 2GFSK at -67 dBm, Modulation index = 0.5, BT = 0.5, Bit rate = 2 Mbps, desired data = PRBS9; interferer data = PRBS15; frequency accuracy better than 1 ppm. ### 4.1.9.7 RF Transmitter Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz. Maximum duty cycle of 66%. Table 4.18. RF Transmitter Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-------|-----|----------------| | Error vector magnitude (off-<br>set EVM), per<br>802.15.4-2011, not including<br>2415 MHz channel | EVM | Average across frequency. Signal is DSSS-OQPSK reference packet <sup>1</sup> | _ | 3.8 | _ | % rms | | Power spectral density limit | PSD <sub>LIMIT</sub> | Relative, at carrier ± 3.5 MHz, output power at POUT <sub>MAX</sub> | _ | -26 | _ | dBc/<br>100kHz | | | | Absolute, at carrier ± 3.5 MHz, output power at POUT <sub>MAX</sub> <sup>3</sup> | _ | -36 | _ | dBm/<br>100kHz | | | | Per FCC part 15.247, output power at POUT <sub>MAX</sub> | _ | -4.0 | _ | dBm/<br>3kHz | | | | ETSI | _ | 12.1 | _ | dBm | | Occupied channel bandwidth per ETSI EN300.328 | OCP <sub>ETSI328</sub> | 99% BW at highest and lowest channels in band | _ | 2.25 | _ | MHz | | Spurious emissions of harmonics in restricted bands per FCC Part 15.205/15.209, Emissions taken at POUT <sub>MAX</sub> , PAVDD connected to external 3.3 V supply, Test Frequency is 2450 MHz | SPUR <sub>HRM_FCC_</sub> R | Continuous transmission of modulated carrier | _ | -45.8 | _ | dBm | | Spurious emissions of harmonics in non-restricted bands per FCC Part 15.247/15.35, Emissions taken at POUT <sub>MAX</sub> , PAVDD connected to external 3.3 V supply, Test Frequency is 2450 MHz | SPUR <sub>HRM_FCC_</sub><br>NRR | Continuous transmission of modulated carrier | _ | -26 | _ | dBc | | Spurious emissions out-of-<br>band (above 2.483 GHz or<br>below 2.4 GHz) in restricted | SPUR <sub>OOB_FCC_</sub> | Restricted bands 30-88 MHz; continuous transmission of modulated carrier | _ | -61 | _ | dBm | | taken at POUT <sub>MAX</sub> , PAVDD connected to external 3.3 V supply, Test Frequency = 2450 MHz | | Restricted bands 88-216 MHz; continuous transmission of modulated carrier | _ | -58 | _ | dBm | | | Restricted bands 216-960 MHz; continuous transmission of modulated carrier | _ | -55 | _ | dBm | | | | | Restricted bands >960 MHz; continuous transmission of modulated carrier <sup>4 5</sup> | _ | -47 | _ | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|------| | Spurious emissions out-of-<br>band in non-restricted bands<br>per FCC Part 15.247, Emis-<br>sions taken at POUT <sub>MAX</sub> ,<br>PAVDD connected to exter-<br>nal 3.3 V supply, Test Fre-<br>quency = 2450 MHz | SPUR <sub>OOB_FCC_</sub><br>NR | Above 2.483 GHz or below 2.4 GHz; continuous transmission of modulated carrier | _ | -26 | _ | dBc | | Spurious emissions out-of-band; per ETSI 300.328 <sup>2</sup> | SPUR <sub>ETSI328</sub> | [2400-BW to 2400], [2483.5 to 2483.5+BW]; | _ | -16 | _ | dBm | | | | [2400-2BW to 2400-BW],<br>[2483.5+BW to 2483.5+2BW]; per<br>ETSI 300.328 | _ | -26 | _ | dBm | | Spurious emissions per ETSI EN300.440 <sup>2</sup> | SPUR <sub>ETSI440</sub> | 47-74 MHz,87.5-108 MHz,<br>174-230 MHz, 470-862 MHz | _ | -60 | _ | dBm | | | | 25-1000 MHz, excluding above frequencies | _ | -42 | _ | dBm | | | | 1G-14G | _ | -36 | _ | dBm | - 1. Reference packet is defined as 20 octet PSDU, modulated according to 802.15.4-2011 DSSS-OQPSK in the 2.4GHz band, with pseudo-random packet data content. - 2. Specified at maximum power output level of 10 dBm. - 3. For 2415 MHz, 2 dB of power backoff is used to achieve this value. - 4. For 2475 MHz, 2 dB of power backoff is used to achieve this value. - 5. For 2480 MHz, 13 dB of power backoff is used to achieve this value. ### 4.1.9.8 RF Receiver Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 2.45 GHz. Table 4.19. RF Receiver Characteristics for 802.15.4 DSSS-OQPSK in the 2.4 GHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------|-----|--------|-----|------| | Max usable receiver input level, 1% PER | SAT | Signal is reference signal <sup>4</sup> . Packet length is 20 octets. | _ | 10 | _ | dBm | | Sensitivity, 1% PER | SENS | Signal is reference signal. Packet length is 20 octets. Using DC-DC converter. | _ | -102.7 | _ | dBm | | | | Signal is reference signal. Packet length is 20 octets. Without DC-DC converter. | _ | -102.7 | _ | dBm | | Co-channel interferer rejection, 1% PER | CCR | Desired signal 3 dB above sensitivity limit | _ | -4.6 | _ | dB | | High-side adjacent channel rejection, 1% PER. Desired | ACR <sub>P1</sub> | Interferer is reference signal at +1 channel-spacing. | _ | 40.7 | _ | dB | | is reference signal at 3dB above reference sensitivity level <sup>5</sup> | | Interferer is filtered reference signal <sup>2</sup> at +1 channel-spacing. | _ | 47 | _ | dB | | | | Interferer is CW at +1 channel-spacing <sup>3</sup> . | _ | 54.3 | _ | dB | | Low-side adjacent channel rejection, 1% PER. Desired | ACR <sub>M1</sub> | Interferer is reference signal at -1 channel-spacing. | _ | 40.8 | _ | dB | | is reference signal at 3dB above reference sensitivity level <sup>5</sup> | | Interferer is filtered reference signal <sup>2</sup> at -1 channel-spacing. | _ | 47.5 | _ | dB | | | | Interferer is CW at -1 channel-spacing. | _ | 56.5 | _ | dB | | Alternate channel rejection,<br>1% PER. Desired is refer- | ACR <sub>2</sub> | Interferer is reference signal at ± 2 channel-spacing | _ | 51.5 | _ | dB | | ence signal at 3dB above reference sensitivity level <sup>5</sup> | | Interferer is filtered reference sig-<br>nal <sup>2</sup> at ± 2 channel-spacing | _ | 53.7 | _ | dB | | | | Interferer is CW at ± 2 channel-<br>spacing | _ | 62.4 | _ | dB | | Image rejection , 1% PER,<br>Desired is reference signal at<br>3dB above reference sensi-<br>tivity level <sup>5</sup> | IR | Interferer is CW in image band <sup>3</sup> | _ | 50.4 | _ | dB | | Blocking rejection of all other channels. 1% PER, Desired | BLOCK | Interferer frequency < Desired frequency - 3 channel-spacing | _ | 58.5 | _ | dB | | is reference signal at 3dB above reference sensitivity level <sup>5</sup> . Interferer is reference signal | | Interferer frequency > Desired frequency + 3 channel-spacing | _ | 56.4 | _ | dB | | Blocking rejection of 802.11g signal centered at +12MHz or -13MHz <sup>1</sup> | BLOCK <sub>80211G</sub> | Desired is reference signal at 6dB above reference sensitivity level <sup>5</sup> | _ | 50 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|---------------------|-------------------------------------------------|-----|------|-----|------| | Upper limit of input power range over which RSSI resolution is maintained | RSSI <sub>MAX</sub> | | _ | _ | 5 | dBm | | Lower limit of input power range over which RSSI resolution is maintained | RSSI <sub>MIN</sub> | | -98 | _ | _ | dBm | | RSSI resolution | RSSI <sub>RES</sub> | over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub> | _ | 0.25 | _ | dB | | RSSI accuracy in the linear region as defined by 802.15.4-2003 | RSSI <sub>LIN</sub> | | _ | +/-6 | _ | dB | - 1. This is an IEEE 802.11b/g ERP-PBCC 22 MBit/s signal as defined by the IEEE 802.11 specification and IEEE 802.11g addendum. - 2. Filter is characterized as a symmetric bandpass centered on the adjacent channel having a 3dB bandwidth of 4.6 MHz and stop-band rejection better than 26 dB beyond 3.15 MHz from the adjacent carrier. - 3. Due to low-IF frequency, there is some overlap of adjacent channel and image channel bands. Adjacent channel CW blocker tests place the Interferer center frequency at the Desired frequency ± 5 MHz on the channel raster, whereas the image rejection test places the CW interferer near the image frequency of the Desired signal carrier, regardless of the channel raster. - 4. Reference signal is defined as O-QPSK DSSS per 802.15.4, Frequency range = 2400-2483.5 MHz, Symbol rate = 62.5 ksymbols/s. - 5. Reference sensitivity level is -85 dBm. ## 4.1.10 Sub-GHz RF Transceiver Characteristics ### 4.1.10.1 Sub-GHz RF Transmitter characteristics for 915 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 915 MHz. Table 4.20. Sub-GHz RF Transmitter characteristics for 915 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-------|------|------| | RF tuning frequency range | F <sub>RANGE</sub> | | 902 | _ | 930 | MHz | | Maximum TX Power <sup>1</sup> | POUT <sub>MAX</sub> | PAVDD connected directly to external 3.3V supply, 20 dBm output power setting | 18 | 19.8 | 23.3 | dBm | | | | PAVDD connected to DC-DC output, 14 dBm output power setting | 12.6 | 14.2 | 16.1 | dBm | | Minimum active TX Power | POUT <sub>MIN</sub> | | _ | -45.5 | _ | dBm | | Output power step size | POUT <sub>STEP</sub> | output power > 0 dBm | _ | 0.5 | _ | dB | | Output power variation vs supply at POUT <sub>MAX</sub> | POUT <sub>VAR_V</sub> | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD connected to external<br>supply, T = 25 °C | _ | 4.8 | _ | dB | | | | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD connected to DC-DC output, T = 25 °C | _ | 1.9 | _ | dB | | Output power variation vs temperature, peak to peak | POUT <sub>VAR_T</sub> | -40 to +85 °C with PAVDD connected to external supply | _ | 0.6 | 1.3 | dB | | | | -40 to +85 °C with PAVDD connected to DC-DC output | _ | 0.7 | 1.4 | dB | | Output power variation vs RF frequency | POUT <sub>VAR_F</sub> | PAVDD connected to external supply, T = 25 °C | _ | 0.2 | 0.6 | dB | | | | PAVDD connected to DC-DC output, T = 25 °C | _ | 0.3 | 0.6 | dB | | Spurious emissions of harmonics at 20 dBm output | SPUR <sub>HARM_FCC</sub> | In restricted bands, per FCC Part 15.205 / 15.209 | _ | -45 | -42 | dBm | | power, Conducted measure-<br>ment, 20dBm match, PAVDD<br>= 3.3V, Test Frequency =<br>915 MHz | | In non-restricted bands, per FCC Part 15.231 | _ | -26 | -20 | dBc | | Spurious emissions out-of-<br>band at 20 dBm output pow- | SPUR <sub>OOB_FCC_</sub> | In non-restricted bands, per FCC Part 15.231 | _ | -26 | -20 | dBc | | er, Conducted measurement,<br>20dBm match, PAVDD =<br>3.3V, Test Frequency = 915 | | In restricted bands (30-88 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -52 | -46 | dBm | | MHz | In restricted bands (88-216 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -61 | -56 | dBm | | | | | In restricted bands (216-960<br>MHz), per FCC Part 15.205 /<br>15.209 | _ | -58 | -52 | dBm | | | | In restricted bands (>960 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -47 | -42 | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------|----------------| | Spurious emissions of harmonics at 14 dBm output | SPUR <sub>HARM_FCC</sub> | In restricted bands, per FCC Part 15.205 / 15.209 | _ | -47 | -42 | dBm | | power, Conducted measure-<br>ment, 14dBm match, PAVDD<br>connected to DC-DC output,<br>Test Frequency = 915 MHz | | In non-restricted bands, per FCC<br>Part 15.231 | _ | -26 | -20 | dBc | | Spurious emissions out-of-<br>band at 14 dBm output pow- | SPUR <sub>OOB_FCC_</sub> | In non-restricted bands, per FCC Part 15.231 | _ | -26 | -20 | dBc | | er, Conducted measurement,<br>14dBm match, PAVDD con-<br>nected to DC-DC output, | | In restricted bands (30-88 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -52 | -46 | dBm | | Test Frequency = 915 MHz | | In restricted bands (88-216 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -61 | -56 | dBm | | | | In restricted bands (216-960<br>MHz), per FCC Part 15.205 /<br>15.209 | _ | -58 | -52 | dBm | | | | In restricted bands (>960 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -45 | -42 | dBm | | Error vector magnitude (off-<br>set EVM), per 802.15.4-2011 | EVM | Signal is DSSS-OQPSK reference packet. Modulated according to 802.15.4-2011 DSSS-OQPSK in the 915MHz band, with pseudorandom packet data content. PAVDD connected to external 3.3V supply. | _ | 1.0 | 2.8 | %rms | | Power spectral density limit | PSD | Relative, at carrier ± 1.2 MHz. Average spectral power shall be measured using a 100kHz resolution bandwidth. The reference level shall be the highest average spectral power measured within ± 600kHz of the carrier frequency. PAVDD connected to external 3.3V supply. | _ | -37.1 | -24.8 | dBc/<br>100kHz | | | | Absolute, at carrier ± 1.2 MHz. Average spectral power shall be measured using a 100kHz resolution bandwidth. PAVDD connected to external 3.3V supply. | _ | -24.2 | -20 | dBm/<br>100kHz | <sup>1.</sup> Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this datasheet can be found in the Max TX Power column of the Ordering Information Table. ### 4.1.10.2 Sub-GHz RF Receiver Characteristics for 915 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 915 MHz. Table 4.21. Sub-GHz RF Receiver Characteristics for 915 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------|-----|--------|--------|------| | Tuning frequency range | F <sub>RANGE</sub> | | 902 | _ | 930 | MHz | | Max usable input level, 0.1% BER | SAT <sub>500K</sub> | Desired is reference 500 kbps<br>GFSK signal <sup>4</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Desired is reference 4.8 kbps<br>OOK signal <sup>3</sup> , 20% PER, T ≤ 85 °C | _ | -105.2 | -100.7 | dBm | | | | Desired is reference 600 bps<br>GFSK signal <sup>6</sup> , 0.1% BER | _ | -126.2 | _ | dBm | | | | Desired is reference 50 kbps<br>GFSK signal <sup>5</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -108.2 | -104.2 | dBm | | | | Desired is reference 100 kbps<br>GFSK signal <sup>1</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -105.1 | -101.5 | dBm | | | | Desired is reference 500 kbps<br>GFSK signal <sup>4</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -98.2 | -93.2 | dBm | | | | Desired is reference 400 kbps<br>GFSK signal <sup>2</sup> , 1% PER, T ≤ 85 °C | _ | -95.2 | -91 | dBm | | | | Desired is reference O-QPSK DSSS signal <sup>7</sup> , 1% PER, Payload length is 20 octets | _ | -100.1 | _ | dBm | | Level above which<br>RFSENSE will trigger <sup>8</sup> | RFSENSE <sub>TRIG</sub> | CW at 915 MHz | _ | -28.1 | _ | dBm | | Level below which<br>RFSENSE will not trigger <sup>8</sup> | RFSENSE <sub>THRES</sub> | CW at 915 MHz | _ | -50 | _ | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------|-----|------|-----|------| | Adjacent channel selectivity,<br>Interferer is CW at ± 1 ×<br>channel-spacing | C/I <sub>1</sub> | Desired is 4.8 kbps OOK signal <sup>3</sup> at 3dB above sensitivity level, 20% PER | _ | 48.1 | _ | dB | | | | Desired is 600 bps GFSK signal <sup>6</sup> at 3dB above sensitivity level, 0.1% BER | _ | 71.4 | _ | dB | | | | Desired is 50 kbps GFSK signal <sup>5</sup> at 3dB above sensitivity level, 0.1% BER | _ | 49.8 | _ | dB | | | | Desired is 100 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 51.1 | _ | dB | | | | Desired is 500 kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | _ | 48.1 | _ | dB | | | | Desired is 400 kbps 4GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 41.4 | _ | dB | | | | Desired is reference O-QPSK<br>DSSS signal <sup>7</sup> at 3dB above sensi-<br>tivity level, 1% PER | _ | 49.1 | _ | dB | | Alternate channel selectivity,<br>Interferer is CW at ± 2 ×<br>channel-spacing | C/I <sub>2</sub> | Desired is 4.8 kbps OOK signal <sup>3</sup> at 3dB above sensitivity level, 20% PER | _ | 56.3 | _ | dB | | | | Desired is 600 bps GFSK signal <sup>6</sup> at 3dB above sensitivity level, 0.1% BER | _ | 74.7 | _ | dB | | | | Desired is 50 kbps GFSK signal <sup>5</sup> at 3dB above sensitivity level, 0.1% BER | _ | 55.8 | _ | dB | | | | Desired is 100 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 56.4 | _ | dB | | | | Desired is 500 kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | _ | 51.8 | _ | dB | | | | Desired is 400 kbps 4GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 46.8 | _ | dB | | | | Desired is reference O-QPSK DSSS signal <sup>7</sup> at 3dB above sensitivity level, 1% PER | _ | 57.7 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|-----|------|-------|------| | Image rejection, Interferer is<br>CW at image frequency | C/I <sub>IMAGE</sub> | Desired is 4.8 kbps OOK signal <sup>3</sup> at 3dB above sensitivity level, 20% PER | _ | 48.4 | _ | dB | | | | Desired is 50 kbps GFSK signal <sup>5</sup> at 3dB above sensitivity level, 0.1% BER | _ | 54.9 | _ | dB | | | | Desired is 100 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 49.1 | _ | dB | | | | Desired is 500 kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | _ | 47.9 | _ | dB | | | | Desired is 400 kbps 4GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 42.8 | _ | dB | | | | Desired is reference O-QPSK<br>DSSS signal <sup>7</sup> at 3dB above sensi-<br>tivity level, 1% PER | _ | 48.9 | _ | dB | | | C/I <sub>BLOCKER</sub> | Interferer CW at Desired ± 1 MHz | _ | 58.7 | _ | dB | | BER. Desired is 100 kbps<br>GFSK signal at 3dB above | | Interferer CW at Desired ± 2 MHz | _ | 62.5 | _ | dB | | sensitivity level | Interfere<br>MHz | Interferer CW at Desired ± 10 MHz | _ | 76.4 | _ | dB | | Intermod selectivity, 0.1%<br>BER. CW interferers at 400<br>kHz and 800 kHz offsets | C/I <sub>IM</sub> | Desired is 100 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level | _ | 45 | _ | dB | | Upper limit of input power range over which RSSI resolution is maintained | RSSI <sub>MAX</sub> | | _ | _ | 5 | dBm | | Lower limit of input power range over which RSSI resolution is maintained | RSSI <sub>MIN</sub> | | -98 | _ | _ | dBm | | RSSI resolution | RSSI <sub>RES</sub> | Over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub> range | _ | 0.25 | _ | dBm | | Max spurious emissions dur- | SPUR <sub>RX_FCC</sub> | 216-960 MHz | _ | -55 | -49.2 | dBm | | ing active receive mode, per FCC Part 15.109(a) | | Above 960 MHz | _ | -47 | -41.2 | dBm | | Max spurious emissions dur- | SPUR <sub>RX_ARIB</sub> | Below 710 MHz, RBW=100kHz | _ | -60 | -54 | dBm | | ing active receive mode,per ARIB STD-T108 Section 3.3 | ng active receive mode,per | 710-900 MHz, RBW=1MHz | _ | -61 | -55 | dBm | | | | 900-915 MHz, RBW=100kHz | _ | -61 | -55 | dBm | | | | 915-930 MHz, RBW=100kHz | _ | -61 | -55 | dBm | | | | 930-1000 MHz, RBW=100kHz | _ | -60 | -54 | dBm | | | | Above 1000 MHz, RBW=1MHz | _ | -53 | -47 | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | | | | - 1. Definition of reference signal is 100 kbps 2GFSK, BT=0.5, Δf = 50 kHz, RX channel BW = 198.024 kHz, channel spacing = 400 kHz. - 2. Definition of reference signal is 400 kbps 4GFSK, BT=0.5, inner deviation = 33.3 kHz, RX channel BW = 368.920 kHz, channel spacing = 600 kHz. - 3. Definition of reference signal is 4.8 kbps OOK, RX channel BW = 306.036 kHz, channel spacing = 500 kHz. - 4. Definition of reference signal is 500 kbps 2GFSK, BT=0.5, Δf = 175 kHz, RX channel BW = 835.076 kHz, channel spacing = 1 MHz. - 5. Definition of reference signal is 50 kbps 2GFSK, BT=0.5, Δf = 25 kHz, RX channel BW = 99.012 kHz, channel spacing = 200 kHz. - 6. Definition of reference signal is 600 bps 2GFSK, BT=0.5, Δf = 0.3 kHz, RX channel BW = 1.2 kHz, channel spacing = 300 kHz. - 7. Definition of reference signal is O-QPSK DSSS per 802.15.4, Frequency Range = 902-928 MHz, Data rate = 250 kbps, 16-chip PN sequence mapping. - 8. RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range. ### 4.1.10.3 Sub-GHz RF Transmitter characteristics for 868 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 868 MHz. Table 4.22. Sub-GHz RF Transmitter characteristics for 868 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------|------| | RF tuning frequency range | F <sub>RANGE</sub> | | 863 | _ | 876 | MHz | | Maximum TX Power <sup>1</sup> | POUT <sub>MAX</sub> | PAVDD connected directly to external 3.3V supply, 20 dBm output power setting, T ≤ 85 °C | 17.1 | 19.3 | 22.9 | dBm | | | | PAVDD connected to DC-DC output, 14 dBm output power setting | 11.4 | 13.7 | 16.5 | dBm | | Minimum active TX Power | POUT <sub>MIN</sub> | | _ | -43.5 | _ | dBm | | Output power step size | POUT <sub>STEP</sub> | output power > 0 dBm | _ | 0.5 | _ | dB | | Output power variation vs supply at POUT <sub>MAX</sub> | POUT <sub>VAR_V</sub> | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD connected to external<br>supply, T = 25 °C | _ | 5 | _ | dB | | | | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD connected to DC-DC output, T = 25 °C | _ | 2 | _ | dB | | Output power variation vs temperature, peak to peak | POUT <sub>VAR_T</sub> | -40 to +85 °C with PAVDD connected to external supply | _ | 0.6 | 0.9 | dB | | | | -40 to +85 °C with PAVDD connected to DC-DC output | _ | 0.5 | 1.2 | dB | | Output power variation vs RF frequency | POUT <sub>VAR_F</sub> | PAVDD connected to external supply, T = 25 °C | _ | 0.2 | 0.6 | dB | | | | PAVDD connected to DC-DC output, T = 25 °C | _ | 0.2 | 0.8 | dB | | Spurious emissions of harmonics, Conducted measurement, PAVDD connected to DC-DC output, Test Frequency = 868 MHz | SPUR <sub>HARM_ETSI</sub> | Per ETSI EN 300-220, Section 7.8.2.1 | _ | -35 | -30 | dBm | | Spurious emissions out-of-<br>band, Conducted measure-<br>ment, PAVDD connected to<br>DC-DC output, Test Fre- | SPUR <sub>OOB_ETSI</sub> | Per ETSI EN 300-220, Section<br>7.8.2.1 (47-74 MHz, 87.5-118<br>MHz, 174-230 MHz, and 470-862<br>MHz) | _ | -59 | -54 | dBm | | quency = 868 MHz | | Per ETSI EN 300-220, Section<br>7.8.2.1 (other frequencies below 1<br>GHz) | _ | -42 | -36 | dBm | | | | Per ETSI EN 300-220, Section<br>7.8.2.1 (frequencies above 1<br>GHz) | _ | -36 | 36 -30 | dBm | | Error vector magnitude (offset EVM), per 802.15.4-2015 | EVM | Signal is DSSS-BPSK reference packet. Modulated according to 802.15.4-2015 DSSS-BPSK in the 868MHz band, with pseudo-random packet data content. PAVDD connected to external 3.3V supply | _ | 5.7 | _ | %rms | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | | | | 1. Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this datasheet can be found in the Max TX Power column of the Ordering Information Table. ### 4.1.10.4 Sub-GHz RF Receiver Characteristics for 868 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 868 MHz. Table 4.23. Sub-GHz RF Receiver Characteristics for 868 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------|------|--------|--------|------| | Tuning frequency range | F <sub>RANGE</sub> | | 863 | _ | 876 | MHz | | Max usable input level, 0.1% BER | SAT <sub>2k4</sub> | Desired is reference 2.4 kbps<br>GFSK signal <sup>1</sup> | _ | 10 | _ | dBm | | Max usable input level, 0.1% BER | SAT <sub>38k4</sub> | Desired is reference 38.4 kbps<br>GFSK signal <sup>2</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Desired is reference 2.4 kbps<br>GFSK signal <sup>1</sup> , 0.1% BER | _ | -120.6 | _ | dBm | | | | Desired is reference 38.4 kbps<br>GFSK signal <sup>2</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -109.5 | -105.4 | dBm | | | | Desired is reference 500 kbps<br>GFSK signal <sup>3</sup> , 0.1% BER | _ | -96.4 | _ | dBm | | Level above which RFSENSE will trigger <sup>4</sup> | RFSENSETRIG | CW at 868 MHz | _ | -28.1 | _ | dBm | | Level below which<br>RFSENSE will not trigger <sup>4</sup> | RFSENSETHRES | CW at 868 MHz | _ | -50 | _ | dBm | | Adjacent channel selectivity,<br>Interferer is CW at ± 1 ×<br>channel-spacing | C/I <sub>1</sub> | Desired is 2.4 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | 44.5 | 56.9 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | 35.4 | 43 | _ | dB | | Alternate channel selectivity,<br>Interferer is CW at ± 2 ×<br>channel-spacing | C/I <sub>2</sub> | Desired is 2.4kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 56.8 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 48.2 | _ | dB | | Image rejection, Interferer is<br>CW at image frequency | C/I <sub>IMAGE</sub> | Desired is 2.4kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 50.2 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 48.7 | _ | dB | | Blocking selectivity, 0.1% | C/I <sub>BLOCKER</sub> | Interferer CW at Desired ± 1 MHz | _ | 72.1 | _ | dB | | BER. Desired is 2.4 kbps<br>GFSK signal <sup>1</sup> at 3 dB above | | Interferer CW at Desired ± 2 MHz | _ | 77.5 | _ | dB | | sensitivity level | | Interferer CW at Desired ± 10 MHz | _ | — 90.4 | _ | dB | | Upper limit of input power range over which RSSI resolution is maintained | RSSI <sub>MAX</sub> | | _ | _ | 5 | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|---------------------|-------------------------------------------------------|-----|------|-----|------| | Lower limit of input power range over which RSSI resolution is maintained | RSSI <sub>MIN</sub> | | -98 | _ | _ | dBm | | RSSI resolution | RSSI <sub>RES</sub> | Over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub> range | _ | 0.25 | _ | dBm | | Max spurious emissions dur- | SPUR <sub>RX</sub> | 30 MHz to 1 GHz | _ | -63 | -57 | dBm | | ing active receive mode | | 1 GHz to 12 GHz | _ | -53 | -47 | dBm | - 1. Definition of reference signal is 2.4 kbps 2GFSK, BT=0.5, Δf = 1.2 kHz, RX channel BW = 4.797 kHz, channel spacing = 12.5 kHz. - 2. Definition of reference signal is 38.4 kbps 2GFSK, BT=0.5, Δf = 20 kHz, RX channel BW = 74.809 kHz, channel spacing = 100 kHz. - 3. Definition of reference signal is 500 kbps 2GFSK, BT=0.5, Δf = 125 kHz, RX channel BW = 753.320 kHz. - 4. RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range. ### 4.1.10.5 Sub-GHz RF Transmitter characteristics for 490 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 490 MHz. Table 4.24. Sub-GHz RF Transmitter characteristics for 490 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------|------|-------|------|------| | RF tuning frequency range | F <sub>RANGE</sub> | | 470 | _ | 510 | MHz | | Maximum TX Power <sup>1</sup> | POUT <sub>MAX</sub> | PAVDD connected directly to external 3.3V supply | 18.1 | 20.3 | 23.7 | dBm | | Minimum active TX Power | POUT <sub>MIN</sub> | | | -44.9 | _ | dBm | | Output power step size | POUT <sub>STEP</sub> | output power > 0 dBm | _ | 0.5 | _ | dB | | Output power variation vs supply, peak to peak | POUT <sub>VAR_V</sub> | at 20 dBm;1.8 V < V <sub>VREGVDD</sub> < 3.3 V, PAVDD connected directly to external supply, T = 25 °C | _ | 4.3 | _ | dB | | Output power variation vs temperature, peak to peak | POUT <sub>VAR_T</sub> | -40 to +85 °C at 20 dBm | _ | 0.2 | 0.9 | dB | | Output power variation vs RF frequency | POUT <sub>VAR_F</sub> | T = 25 °C | _ | 0.2 | 0.4 | dB | | Harmonic emissions, 20<br>dBm output power setting,<br>490 MHz | SPUR <sub>HARM_CN</sub> | Per China SRW Requirement,<br>Section 2.1, frequencies below<br>1GHz | _ | -40 | -36 | dBm | | | | Per China SRW Requirement,<br>Section 2.1, frequencies above<br>1GHz | _ | -36 | -30 | dBm | | Spurious emissions, 20 dBm<br>output power setting, 490<br>MHz | SPUR <sub>OOB_CN</sub> | Per China SRW Requirement,<br>Section 3 (48.5-72.5MHz,<br>76-108MHz, 167-223MHz,<br>470-556MHz, and 606-798MHz) | _ | -54 | _ | dBm | | | | Per China SRW Requirement,<br>Section 2.1 (other frequencies below 1GHz) | _ | -42 | _ | dBm | | | | Per China SRW Requirement,<br>Section 2.1 (frequencies above<br>1GHz) | _ | -36 | _ | dBm | <sup>1.</sup> Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this datasheet can be found in the Max TX Power column of the Ordering Information Table. ### 4.1.10.6 Sub-GHz RF Receiver Characteristics for 490 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 490 MHz. Table 4.25. Sub-GHz RF Receiver Characteristics for 490 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------|------|--------|--------|------| | Tuning frequency range | F <sub>RANGE</sub> | | 470 | _ | 510 | dBm | | Max usable input level, 0.1% BER | SAT <sub>2k4</sub> | Desired is reference 2.4 kbps<br>GFSK signal <sup>3</sup> | _ | 10 | _ | dBm | | Max usable input level, 0.1% BER | SAT <sub>38k4</sub> | Desired is reference 38.4 kbps<br>GFSK signal <sup>4</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Desired is reference 2.4 kbps<br>GFSK signal <sup>3</sup> , 0.1% BER | _ | -122.2 | _ | dBm | | | | Desired is reference 38.4 kbps<br>GFSK signal <sup>4</sup> , 0.1% BER, T ≤ 85<br>°C | | -111.4 | -108.9 | dBm | | | | Desired is reference 10 kbps<br>GFSK signal <sup>2</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -116.8 | -113.9 | dBm | | | | Desired is reference 100 kbps<br>GFSK signal <sup>1</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -107.3 | -104.7 | dBm | | Level above which<br>RFSENSE will trigger <sup>5</sup> | RFSENSE <sub>TRIG</sub> | Desired is reference 100 kbps<br>GFSK signal <sup>1</sup> , 0.1% BER | _ | -28.1 | _ | dBm | | Level below which<br>RFSENSE will not trigger <sup>5</sup> | RFSENSE <sub>THRES</sub> | CW at 490 MHz | _ | -50 | _ | dBm | | Adjacent channel selectivity,<br>Interferer is CW at ± 1 ×<br>channel-spacing | C/I <sub>1</sub> | Desired is 2.4 kbps GFSK signal <sup>3</sup> at 3dB above sensitivity level, 0.1% BER | 48 | 60.3 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | 38.3 | 45.6 | _ | dB | | Alternate channel selectivity,<br>Interferer is CW at ± 2 ×<br>channel-spacing | C/I <sub>2</sub> | Desired is 2.4kbps GFSK signal <sup>3</sup> at 3dB above sensitivity level, 0.1% BER | _ | 60.4 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | _ | 52.6 | _ | dB | | Image rejection, Interferer is<br>CW at image frequency | C/I <sub>IMAGE</sub> | Desired is 2.4kbps GFSK signal <sup>3</sup> at 3dB above sensitivity level, 0.1% BER | _ | 56.5 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | _ | 54.1 | _ | dB | | Blocking selectivity, 0.1% | C/I <sub>BLOCKER</sub> | Interferer CW at Desired ± 1 MHz | | 73.9 | | dB | | BER. Desired is 2.4 kbps<br>GFSK signal <sup>3</sup> at 3 dB above | | Interferer CW at Desired ± 2 MHz | | 75.4 | _ | dB | | sensitivity level | | Interferer CW at Desired ± 10 MHz | _ | 90.2 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|---------------------|-------------------------------------------------------|-----|------|-----|------| | Upper limit of input power range over which RSSI resolution is maintained | RSSI <sub>MAX</sub> | | _ | _ | 5 | dBm | | Lower limit of input power range over which RSSI resolution is maintained | RSSI <sub>MIN</sub> | | -98 | _ | _ | dBm | | RSSI resolution | RSSI <sub>RES</sub> | Over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub> range | _ | 0.25 | _ | dBm | | Max spurious emissions dur- | SPUR <sub>RX</sub> | 30 MHz to 1 GHz | _ | -53 | -47 | dBm | | ing active receive mode | | 1 GHz to 12 GHz | _ | -53 | -47 | dBm | - 1. Definition of reference signal is 100 kbps 2GFSK, BT=0.5, $\Delta f$ = 50 kHz, RX channel BW = 198.024 kHz. - 2. Definition of reference signal is 10 kbps 2GFSK, BT=0.5, Δf = 5 kHz, RX channel BW = 20.038 kHz. - 3. Definition of reference signal is 2.4 kbps 2GFSK, BT=0.5, Δf = 1.2 kHz, RX channel BW = 4.798 kHz, channel spacing = 12.5 kHz. - 4. Definition of reference signal is 38.4 kbps 2GFSK, BT=0.5, Δf = 20 kHz, RX channel BW = 74.809 kHz, channel spacing = 100 kHz. - 5. RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range. ### 4.1.10.7 Sub-GHz RF Transmitter characteristics for 433 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 433 MHz. Table 4.26. Sub-GHz RF Transmitter characteristics for 433 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------|------|------|------|------| | RF tuning frequency range | F <sub>RANGE</sub> | | 426 | _ | 445 | MHz | | Maximum TX Power <sup>1</sup> | POUT <sub>MAX</sub> | PAVDD connected to DCDC output, 14dBm output power | 12.5 | 15.1 | 17.4 | dBm | | | | PAVDD connected to DCDC output, 10dBm output power | 8.3 | 10.6 | 13.3 | dBm | | Minimum active TX Power | POUT <sub>MIN</sub> | | _ | -42 | _ | dBm | | Output power step size | POUT <sub>STEP</sub> | output power > 0 dBm | _ | 0.5 | _ | dB | | Output power variation vs<br>supply, peak to peak, Pout =<br>10dBm | POUT <sub>VAR_V</sub> | At 10 dBm;1.8 V < V <sub>VREGVDD</sub> < 3.3 V, PAVDD = DC-DC output, T = 25 °C | _ | 1.7 | _ | dB | | Output power variation vs<br>temperature, peak to peak,<br>Pout= 10dBm | POUT <sub>VAR_T</sub> | -40 to +85C at 10dBm | _ | 0.5 | 1.2 | dB | | Output power variation vs RF frequency, Pout = 10dBm | POUT <sub>VAR_F</sub> | T = 25 °C | _ | 0.1 | 0.2 | dB | | Spurious emissions of harmonics FCC, Conducted | SPUR <sub>HARM_FCC</sub> | In restricted bands, per FCC Part 15.205 / 15.209 | _ | -47 | -42 | dBm | | measurement, 14dBm<br>match, PAVDD connected to<br>DCDC output, Test Frequen-<br>cy = 434 MHz | | In non-restricted bands, per FCC<br>Part 15.231 | _ | -26 | -20 | dBc | | Spurious emissions out-of-<br>band FCC, Conducted | SPUR <sub>OOB_FCC</sub> | In non-restricted bands, per FCC Part 15.231 | - | -26 | -20 | dBc | | measurement, 14dBm<br>match, PAVDD connected to<br>DCDC output, Test Frequen- | | In restricted bands (30-88 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -52 | -46 | dBm | | cy = 434 MHz | | In restricted bands (88-216 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -61 | -56 | dBm | | | | In restricted bands (216-960<br>MHz), per FCC Part 15.205 /<br>15.209 | _ | -58 | -52 | dBm | | | | In restricted bands (>960 MHz),<br>per FCC Part 15.205 / 15.209 | - | -47 | -42 | dBm | | Spurious emissions of harmonics ETSI, Conducted | SPUR <sub>HARM_ETSI</sub> | Per ETSI EN 300-220, Section 7.8.2.1 (frequencies below 1Ghz) | _ | -42 | -36 | dBm | | measurement, 14dBm<br>match, PAVDD connected to<br>DCDC output, Test Frequen-<br>cy = 434 MHz | | Per ETSI EN 300-220, Section 7.8.2.1 (frequencies above 1Ghz) | _ | -36 | -30 | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | band ETSI, Conducted<br>measurement, 14dBm<br>match, PAVDD connected to | - | Per ETSI EN 300-220, Section<br>7.8.2.1 (47-74 MHz, 87.5-118<br>MHz, 174-230 MHz, and 470-862<br>MHz) | _ | -60 | -54 | dBm | | DCDC output, Test Frequency = 434 MHz | | Per ETSI EN 300-220, Section<br>7.8.2.1 (other frequencies below 1<br>GHz) | _ | -42 | -36 | dBm | | | | Per ETSI EN 300-220, Section<br>7.8.2.1 (frequencies above 1<br>GHz) | _ | -36 | -30 | dBm | <sup>1.</sup> Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this datasheet can be found in the Max TX Power column of the Ordering Information Table. ### 4.1.10.8 Sub-GHz RF Receiver Characteristics for 433 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 433 MHz. Table 4.27. Sub-GHz RF Receiver Characteristics for 433 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------|------|--------|--------|------| | Tuning frequency range | F <sub>RANGE</sub> | | 426 | _ | 445 | MHz | | Max usable input level, 0.1% BER | SAT <sub>2k4</sub> | Desired is reference 2.4 kbps<br>GFSK signal <sup>2</sup> | _ | 10 | _ | dBm | | Max usable input level, 0.1% BER | SAT <sub>50k</sub> | Desired is reference 50 kbps<br>GFSK signal <sup>4</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Desired is reference 4.8 kbps<br>OOK signal <sup>3</sup> , 20% PER | _ | -107.4 | _ | dBm | | | | Desired is reference 100 kbps<br>GFSK signal <sup>1</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -107.3 | -105 | dBm | | | | Desired is reference 50 kbps<br>GFSK signal <sup>4</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -110.3 | -107.2 | dBm | | | | Desired is reference 2.4 kbps<br>GFSK signal <sup>2</sup> , 0.1% BER | _ | -123.1 | _ | dBm | | | | Desired is reference 9.6 kbps<br>GFSK signal <sup>5</sup> , 1% PER, T ≤ 85 °C | l | -112.6 | -109 | dBm | | Level above which<br>RFSENSE will trigger <sup>6</sup> | RFSENSE <sub>TRIG</sub> | CW at 433 MHz | | -28.1 | _ | dBm | | Level below which<br>RFSENSE will not trigger <sup>6</sup> | RFSENSE <sub>THRES</sub> | CW at 433 MHz | | -50 | _ | dBm | | Adjacent channel selectivity,<br>Interferer is CW at ± 1 ×<br>channel-spacing | C/I <sub>1</sub> | Desired is 4.8 kbps OOK signal <sup>3</sup> at 3dB above sensitivity level, 20% PER | | 51.6 | _ | dB | | | | Desired is 100 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | 35 | 44.1 | _ | dB | | | | Desired is 2.4 kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | 47 | 61.5 | _ | dB | | | | Desired is 50 kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | 45.6 | 53.1 | _ | dB | | | | Desired is 9.6 kbps 4GFSK signal <sup>5</sup> at 3dB above sensitivity level, 1% PER | _ | 35.7 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------|-----|------|-----|------| | Alternate channel selectivity,<br>Interferer is CW at ± 2 ×<br>channel-spacing | C/I <sub>2</sub> | Desired is 4.8 kbps OOK signal <sup>3</sup> at 3dB above sensitivity level, 20% PER | _ | 57.8 | _ | dB | | | | Desired is 100 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 54.6 | _ | dB | | | | Desired is 2.4 kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 62.4 | _ | dB | | | | Desired is 50 kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | _ | 58.1 | _ | dB | | | | Desired is 9.6 kbps 4GFSK signal <sup>5</sup> at 3dB above sensitivity level, 1% PER | _ | 50.6 | _ | dB | | Image rejection, Interferer is<br>CW at image frequency | C/I <sub>IMAGE</sub> | Desired is 4.8 kbps OOK signal <sup>3</sup> at 3dB above sensitivity level, 20% PER | _ | 46.5 | _ | dB | | | | Desired is 100 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 51.7 | _ | dB | | | | Desired is 2.4 kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 57.5 | _ | dB | | | | Desired is 50 kbps GFSK signal <sup>4</sup> at 3dB above sensitivity level, 0.1% BER | _ | 54.4 | _ | dB | | | | Desired is 9.6 kbps 4GFSK signal <sup>5</sup> at 3dB above sensitivity level, 1% PER | _ | 48 | _ | dB | | Blocking selectivity, 0.1% | C/I <sub>BLOCKER</sub> | Interferer CW at Desired ± 1 MHz | _ | 75.7 | _ | dB | | BER. Desired is 2.4 kbps GFSK signal <sup>2</sup> at 3dB above | | Interferer CW at Desired ± 2 MHz | _ | 77.2 | _ | dB | | sensitivity level | | Interferer CW at Desired ± 10 MHz | _ | 92 | _ | dB | | Intermod selectivity, 0.1%<br>BER. CW interferers at 12.5<br>kHz and 25 kHz offsets | C/I <sub>IM</sub> | Desired is 2.4 kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level | _ | 58.8 | _ | dB | | Upper limit of input power range over which RSSI resolution is maintained | RSSI <sub>MAX</sub> | | _ | _ | 5 | dBm | | Lower limit of input power range over which RSSI resolution is maintained | RSSI <sub>MIN</sub> | | -98 | _ | _ | dBm | | RSSI resolution | RSSI <sub>RES</sub> | Over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub> range | _ | 0.25 | _ | dBm | | Max spurious emissions dur- | SPUR <sub>RX_FCC</sub> | 216-960 MHz | _ | -55 | -49 | dBm | | ing active receive mode, per FCC Part 15.109(a) | | Above 960 MHz | _ | -47 | -41 | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------|-------------------------|---------------------------|-----|-----|-----|------| | | SPUR <sub>RX_ETSI</sub> | Below 1000 MHz | _ | -63 | -57 | dBm | | ing active receive mode, per<br>ETSI 300-220 Section 8.6 | | Above 1000 MHz | _ | -53 | -47 | dBm | | Max spurious emissions during active receive mode, per ARIB STD T67 Section 3.3(5) | SPUR <sub>RX_ARIB</sub> | Below 710 MHz, RBW=100kHz | _ | -60 | -54 | dBm | - 1. Definition of reference signal is 100 kbps 2GFSK, BT=0.5, Δf = 50 kHz, RX channel BW = 198.024 kHz, channel spacing = 200 kHz. - 2. Definition of reference signal is 2.4 kbps 2GFSK, BT=0.5, Δf = 1.2 kHz, RX channel BW = 4.798 kHz, channel spacing = 12.5 kHz. - 3. Definition of reference signal is 4.8 kbps OOK, RX channel BW = 306.036 kHz, channel spacing = 500 kHz. - 4. Definition of reference signal is 50 kbps 2GFSK, BT=0.5, $\Delta f$ = 25 kHz, RX channel BW = 99.012 kHz, channel spacing = 200 kHz. - 5. Definition of reference signal is 9.6 kbps 4GFSK, BT=0.5, inner deviation = 0.8 kHz, RX channel BW = 8.5 kHz, channel spacing = 12.5 kHz. - 6. RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range. ### 4.1.10.9 Sub-GHz RF Transmitter characteristics for 315 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 315 MHz. Table 4.28. Sub-GHz RF Transmitter characteristics for 315 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------|------|-------|------|------| | RF tuning frequency range | F <sub>RANGE</sub> | | 195 | _ | 358 | MHz | | Maximum TX Power <sup>1</sup> | POUT <sub>MAX</sub> | PAVDD connected to DC-DC output, T ≤ 85 °C | 13.8 | 17.2 | 21.1 | dBm | | Minimum active TX Power | POUT <sub>MIN</sub> | | | -43.9 | _ | dBm | | Output power step size | POUT <sub>STEP</sub> | output power > 0 dBm | _ | 0.5 | _ | dB | | Output power variation vs supply | POUT <sub>VAR_V</sub> | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD = DC-DC output, T = 25<br>°C | _ | 1.8 | _ | dB | | Output power variation vs temperature | POUT <sub>VAR_T</sub> | -40 to +85C | _ | 0.5 | 1.2 | dB | | Output power variation vs RF frequency | POUT <sub>VAR_F</sub> | T = 25 °C | _ | 0.1 | 0.7 | dB | | Spurious emissions of harmonics at 14 dBm output | SPUR <sub>HARM_FCC</sub> | In restricted bands, per FCC Part 15.205 / 15.209 | _ | -47 | -42 | dBm | | power, Conducted measure-<br>ment, 14dBm match, PAVDD<br>connected to DC-DC output,<br>Test Frequency = 303 MHz | | In non-restricted bands, per FCC Part 15.231 | _ | -26 | -20 | dBc | | Spurious emissions out-of-<br>band at 14 dBm output pow- | SPUR <sub>OOB_FCC</sub> | In non-restricted bands, per FCC Part 15.231 | _ | -26 | -20 | dBc | | er, Conducted measurement,<br>14dBm match, PAVDD con-<br>nected to DC-DC output, | | In restricted bands (30-88 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -52 | -46 | dBm | | Test Frequency = 303 MHz | | In restricted bands (88-216 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -61 | -56 | dBm | | | | In restricted bands (216-960<br>MHz), per FCC Part 15.205 /<br>15.209 | _ | -58 | -52 | dBm | | | | In restricted bands (>960 MHz),<br>per FCC Part 15.205 / 15.209 | _ | -47 | -42 | dBm | <sup>1.</sup> Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this datasheet can be found in the Max TX Power column of the Ordering Information Table. ### 4.1.10.10 Sub-GHz RF Receiver Characteristics for 315 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 315 MHz. Table 4.29. Sub-GHz RF Receiver Characteristics for 315 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------|------|--------|--------|------| | Tuning frequency range | F <sub>RANGE</sub> | | 195 | _ | 358 | dBm | | Max usable input level, 0.1% BER | SAT <sub>2k4</sub> | Desired is reference 2.4 kbps<br>GFSK signal <sup>1</sup> | _ | 10 | _ | dBm | | Max usable input level, 0.1% BER | SAT <sub>38k4</sub> | Desired is reference 38.4 kbps<br>GFSK signal <sup>2</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Desired is reference 2.4 kbps<br>GFSK signal <sup>1</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -123.2 | -120.7 | dBm | | | | Desired is reference 38.4 kbps<br>GFSK signal <sup>2</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -111.4 | -108.6 | dBm | | | | Desired is reference 500 kbps<br>GFSK signal <sup>3</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -98.8 | -95.5 | dBm | | Level above which RFSENSE will trigger <sup>4</sup> | RFSENSE <sub>TRIG</sub> | CW at 315 MHz | _ | -28.1 | _ | dBm | | Level below which<br>RFSENSE will not trigger <sup>4</sup> | RFSENSE <sub>THRES</sub> | CW at 315 MHz | _ | -50 | _ | dBm | | Adjacent channel selectivity,<br>Interferer is CW at ± 1 ×<br>channel-spacing | C/I <sub>1</sub> | Desired is 2.4 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | 54.1 | 63.6 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 49.9 | _ | dB | | Alternate channel selectivity,<br>Interferer is CW at ± 2 ×<br>channel-spacing | C/I <sub>2</sub> | Desired is 2.4kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 64.2 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level <sup>2</sup> , 0.1% BER | _ | 56.2 | _ | dB | | Image rejection, Interferer is CW at image frequency | C/I <sub>IMAGE</sub> | Desired is 2.4kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 53 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 51.4 | _ | dB | | Blocking selectivity, 0.1% | C/I <sub>BLOCKER</sub> | Interferer CW at Desired ± 1 MHz | _ | 75 | _ | dB | | BER. Desired is 2.4 kbps<br>GFSK signal <sup>1</sup> at 3 dB above | | Interferer CW at Desired ± 2 MHz | _ | 76.5 | _ | dB | | sensitivity level | | Interferer CW at Desired ± 10 MHz | 72.6 | 91.9 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|------------------------|-------------------------------------------------------|-----|------|-----|------| | Upper limit of input power range over which RSSI resolution is maintained | RSSI <sub>MAX</sub> | | _ | _ | 5 | dBm | | Lower limit of input power range over which RSSI resolution is maintained | RSSI <sub>MIN</sub> | | -98 | _ | _ | dBm | | RSSI resolution | RSSI <sub>RES</sub> | Over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub> range | _ | 0.25 | _ | dBm | | Max spurious emissions dur- | SPUR <sub>RX_FCC</sub> | 216-960 MHz | _ | -63 | -57 | dBm | | ing active receive mode, per FCC Part 15.109(a) | | Above 960MHz | _ | -53 | -47 | dBm | - 1. Definition of reference signal is 2.4 kbps 2GFSK, BT=0.5, Δf = 1.2 kHz, RX channel BW = 4.798 kHz, channel spacing = 12.5 kHz. - 2. Definition of reference signal is 38.4 kbps 2GFSK, BT=0.5, Δf = 20 kHz, RX channel BW = 74.809 kHz, channel spacing = 100 kHz. - 3. Definition of reference signal is 500 kbps 2GFSK, BT=0.5, Δf = 125 kHz, RX channel BW = 753.320 kHz. - 4. RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range. ### 4.1.10.11 Sub-GHz RF Transmitter Characteristics for 169 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 169 MHz. Table 4.30. Sub-GHz RF Transmitter Characteristics for 169 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------|------|-------|------|------| | RF tuning frequency range | F <sub>RANGE</sub> | | 169 | _ | 170 | MHz | | Maximum TX Power <sup>1</sup> | POUT <sub>MAX</sub> | PAVDD connected to external 3.3 V supply | 18.1 | 19.7 | 22.4 | dBm | | Minimum active TX Power | POUT <sub>MIN</sub> | | | -42.6 | _ | dBm | | Output power step size | POUT <sub>STEP</sub> | output power > 0 dBm | _ | 0.5 | _ | dB | | Output power variation vs supply, peak to peak | POUT <sub>VAR_V</sub> | 1.8 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD connected to external<br>supply, T = 25 °C | _ | 4.8 | 5.0 | dB | | Output power variation vs temperature, peak to peak | POUT <sub>VAR_T</sub> | -40 to +85 °C at 20 dBm | | 0.6 | 1.2 | dB | | Spurious emissions of har-<br>monics, Conducted meas-<br>urement, PAVDD = 3.3V,<br>Test Frequency = 169 MHz | SPUR <sub>HARM_ETSI</sub> | Per ETSI EN 300-220, Section<br>7.8.2.1 (47-74 MHz, 87.5-118<br>MHz, 174-230 MHz, and 470-862<br>MHz) | _ | -42 | _ | dBm | | | | Per ETSI EN 300-220, Section 7.8.2.1 (other frequencies below 1 GHz) <sup>2</sup> | _ | -38 | _ | dBm | | | | Per ETSI EN 300-220, Section 7.8.2.1 (frequencies above 1 GHz) <sup>2</sup> | _ | -36 | _ | dBm | | Spurious emissions out-of-<br>band, Conducted measure-<br>ment, PAVDD = 3.3V, Test<br>Frequency = 169 MHz | SPUR <sub>OOB_ETSI</sub> | Per ETSI EN 300-220, Section<br>7.8.2.1 (47-74 MHz, 87.5-118<br>MHz, 174-230 MHz, and 470-862<br>MHz) | _ | -42 | -36 | dBm | | | | Per ETSI EN 300-220, Section<br>7.8.2.1 (other frequencies below 1<br>GHz) | _ | -42 | -36 | dBm | | | | Per ETSI EN 300-220, Section<br>7.8.2.1 (frequencies above 1<br>GHz) | _ | -36 | -30 | dBm | - 1. Supported transmit power levels are determined by the ordering part number (OPN). Transmit power ratings for all devices covered in this datasheet can be found in the Max TX Power column of the Ordering Information Table. - 2. Typical value marginally passes specification. Additional margin can be obtained by increasing the order of the harmonic filter. ### 4.1.10.12 Sub-GHz RF Receiver Characteristics for 169 MHz Band Unless otherwise indicated, typical conditions are: T = 25 °C, VREGVDD = AVDD = IOVDD = 3.3 V, DVDD = RFVDD = PAVDD. RFVDD and PAVDD path is filtered using ferrites. Crystal frequency=38.4 MHz. RF center frequency 169 MHz. Table 4.31. Sub-GHz RF Receiver Characteristics for 169 MHz Band | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|--------|------|------| | Tuning frequency range | F <sub>RANGE</sub> | | 169 | _ | 170 | dBm | | Max usable input level, 0.1% BER | SAT <sub>2k4</sub> | Desired is reference 2.4 kbps<br>GFSK signal <sup>1</sup> | _ | 10 | _ | dBm | | Max usable input level, 0.1% BER | SAT <sub>38k4</sub> | Desired is reference 38.4 kbps<br>GFSK signal <sup>2</sup> | _ | 10 | _ | dBm | | Sensitivity | SENS | Desired is reference 2.4 kbps<br>GFSK signal <sup>1</sup> , 0.1% BER | _ | -124 | _ | dBm | | | | Desired is reference 38.4 kbps<br>GFSK signal <sup>2</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -112.2 | -108 | dBm | | | | Desired is reference 500 kbps<br>GFSK signal <sup>3</sup> , 0.1% BER, T ≤ 85<br>°C | _ | -99.2 | -96 | dBm | | Level above which<br>RFSENSE will trigger <sup>4</sup> | RFSENSE <sub>TRIG</sub> | CW at 169 MHz | _ | -28.1 | _ | dBm | | Level below which<br>RFSENSE will not trigger <sup>4</sup> | RFSENSE <sub>THRES</sub> | CW at 169 MHz | _ | -50 | _ | dBm | | Adjacent channel selectivity,<br>Interferer is CW at ± 1 x<br>channel-spacing | C/I <sub>1</sub> | Desired is 2.4 kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 64.8 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | 43.3 | 51.4 | _ | dB | | Alternate channel selectivity,<br>Interferer is CW at ± 2 x<br>channel-spacing | C/I <sub>2</sub> | Desired is 2.4kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 67.4 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 60.6 | _ | dB | | Image rejection, Interferer is<br>CW at image frequency | C/I <sub>IMAGE</sub> | Desired is 2.4kbps GFSK signal <sup>1</sup> at 3dB above sensitivity level, 0.1% BER | _ | 47.1 | _ | dB | | | | Desired is 38.4kbps GFSK signal <sup>2</sup> at 3dB above sensitivity level, 0.1% BER | _ | 47.1 | _ | dB | | Blocking selectivity, 0.1% | C/I <sub>BLOCKER</sub> | Interferer CW at Desired ± 1 MHz | _ | 73.4 | _ | dB | | GFSK signal <sup>1</sup> at 3 dB above | BER. Desired is 2.4 kbps<br>GFSK signal <sup>1</sup> at 3 dB above | Interferer CW at Desired ± 2 MHz | | 75 | | dB | | sensitivity level | | Interferer CW at Desired ± 10 MHz | 80 | 90.1 | _ | dB | | Upper limit of input power range over which RSSI resolution is maintained | RSSI <sub>MAX</sub> | | _ | _ | 5 | dBm | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|---------------------|-------------------------------------------------------|-----|------|-----|------| | Lower limit of input power range over which RSSI resolution is maintained | RSSI <sub>MIN</sub> | | -98 | _ | _ | dBm | | RSSI resolution | RSSI <sub>RES</sub> | Over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub> range | _ | 0.25 | _ | dBm | | Max spurious emissions during active receive mode | SPUR <sub>RX</sub> | 30 MHz to 1 GHz | _ | -63 | -57 | dBm | | | | 1 GHz to 12 GHz | _ | -53 | -47 | dBm | - 1. Definition of reference signal is 2.4 kbps 2GFSK, BT=0.5, Δf = 1.2 kHz, RX channel BW = 4.798 kHz, channel spacing = 12.5 kHz - 2. Definition of reference signal is 38.4 kbps 2GFSK, BT=0.5, Δf = 20 kHz, RX channel BW = 74.809 kHz, channel spacing = 100 kHz. - 3. Definition of reference signal is 500 kbps 2GFSK, BT=0.5, Δf = 125 kHz, RX channel BW = 753.320 kHz. - 4. RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range. #### 4.1.11 Modem Table 4.32. Modem | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------|---------------------|---------------------------------------------------------------------|-----|-----|------|-----------------| | Receive bandwidth | BW <sub>RX</sub> | Configurable range with 38.4 MHz crystal | 0.1 | _ | 2530 | kHz | | IF frequency | f <sub>IF</sub> | Configurable range with 38.4 MHz crystal. Selected steps available. | 150 | _ | 1371 | kHz | | DSSS symbol length | SL <sub>DSSS</sub> | Configurable in steps of 1 chip | 2 | _ | 32 | chips | | DSSS bits per symbol | BPS <sub>DSSS</sub> | Configurable | 1 | _ | 4 | bits/<br>symbol | ### 4.1.12 Oscillators ### 4.1.12.1 Low-Frequency Crystal Oscillator (LFXO) Table 4.33. Low-Frequency Crystal Oscillator (LFXO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|----------------------|-----------------------------------------------------------------------------|-----|--------|-----|------| | Crystal frequency | f <sub>LFXO</sub> | | _ | 32.768 | _ | kHz | | Supported crystal equivalent series resistance (ESR) | ESR <sub>LFXO</sub> | | _ | _ | 70 | kΩ | | Supported range of crystal load capacitance <sup>1</sup> | C <sub>LFXO_CL</sub> | | 6 | _ | 18 | pF | | On-chip tuning cap range <sup>2</sup> | C <sub>LFXO_T</sub> | On each of LFXTAL_N and LFXTAL_P pins | 8 | _ | 40 | pF | | On-chip tuning cap step size | SS <sub>LFXO</sub> | | _ | 0.25 | _ | pF | | Current consumption after startup <sup>3</sup> | I <sub>LFXO</sub> | ESR = 70 kOhm, $C_L$ = 7 pF,<br>GAIN <sup>4</sup> = 2, AGC <sup>4</sup> = 1 | _ | 273 | _ | nA | | Start- up time | t <sub>LFXO</sub> | ESR = 70 kOhm, $C_L = 7 pF$ ,<br>$GAIN^4 = 2$ | _ | 308 | _ | ms | - 1. Total load capacitance as seen by the crystal. - 2. The effective load capacitance seen by the crystal will be $C_{LFXO\_T}$ /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal. - 3. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register. - 4. In CMU\_LFXOCTRL register. ### 4.1.12.2 High-Frequency Crystal Oscillator (HFXO) Table 4.34. High-Frequency Crystal Oscillator (HFXO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------|--------------------------|---------------------------------------------------|-----|------|-----|------| | Crystal frequency | f <sub>HFXO</sub> | 38.4 MHz required for radio transciever operation | 38 | 38.4 | 40 | MHz | | Supported crystal equivalent series resistance (ESR) | ESR <sub>HFXO_38M4</sub> | Crystal frequency 38.4 MHz | _ | _ | 60 | Ω | | Supported range of crystal load capacitance <sup>1</sup> | C <sub>HFXO_CL</sub> | | 6 | _ | 12 | pF | | On-chip tuning cap range <sup>2</sup> | C <sub>HFXO_T</sub> | On each of HFXTAL_N and HFXTAL_P pins | 9 | 20 | 25 | pF | | On-chip tuning capacitance step | SS <sub>HFXO</sub> | | _ | 0.04 | _ | pF | | Startup time | t <sub>HFXO</sub> | 38.4 MHz, ESR = 50 Ohm, C <sub>L</sub> = 10 pF | _ | 300 | _ | μs | | Frequency tolerance for the crystal | FT <sub>HFXO</sub> | 38.4 MHz, ESR = 50 Ohm, C <sub>L</sub> = 10 pF | -40 | _ | 40 | ppm | #### Note: - 1. Total load capacitance as seen by the crystal. - 2. The effective load capacitance seen by the crystal will be $C_{HFXO\_T}$ /2. This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal. # 4.1.12.3 Low-Frequency RC Oscillator (LFRCO) Table 4.35. Low-Frequency RC Oscillator (LFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|--------------------|------------------------------------|------|--------|------|------| | Oscillation frequency | f <sub>LFRCO</sub> | ENVREF <sup>2</sup> = 1 | 31.3 | 32.768 | 33.6 | kHz | | | | ENVREF <sup>2</sup> = 1, T > 85 °C | 31.6 | 32.768 | 36.8 | kHz | | | | ENVREF <sup>2</sup> = 0 | 31.3 | 32.768 | 33.4 | kHz | | | | ENVREF <sup>2</sup> = 0, T > 85 °C | 30 | 32.768 | 33.4 | kHz | | Startup time | t <sub>LFRCO</sub> | | _ | 500 | _ | μs | | Current consumption <sup>1</sup> | I <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL | _ | 342 | _ | nA | | | | ENVREF = 0 in<br>CMU_LFRCOCTRL | _ | 494 | _ | nA | - 1. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register. - 2. In CMU\_LFRCOCTRL register. # 4.1.12.4 Precision Low-Frequency Oscillator (PLFRCO) Table 4.36. Precision Low-Frequency Oscillator (PLFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|-------------------------|--------------------------------------------------------|-----|--------|-----|------| | Oscillation frequency | f <sub>PLFRCO</sub> | | _ | 32.768 | _ | kHz | | Frequency accuracy | f <sub>PLFRCO_ACC</sub> | Across operating temperature range | TBD | +/-500 | TBD | ppm | | Startup time | t <sub>PLFRCO</sub> | | _ | 64.2 | _ | ms | | Current consumption | I <sub>PLFRCO</sub> | 3.3 V supply, T = 25 °C, recalibration every 2 minutes | _ | 854 | _ | nA | # 4.1.12.5 High-Frequency RC Oscillator (HFRCO) Table 4.37. High-Frequency RC Oscillator (HFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|---------------------------|-----------------------------------------------------------------------------|-------|-----|-------|-------| | Frequency accuracy | f <sub>HFRCO_ACC</sub> | At production calibrated frequencies, across supply voltage and temperature | -2.5 | _ | 2.5 | % | | Start-up time | t <sub>HFRCO</sub> | f <sub>HFRCO</sub> ≥ 19 MHz | _ | 300 | _ | ns | | | | 4 < f <sub>HFRCO</sub> < 19 MHz | _ | 1 | _ | μs | | | | f <sub>HFRCO</sub> ≤ 4 MHz | _ | 2.5 | _ | μs | | Current consumption on all | I <sub>HFRCO</sub> | f <sub>HFRCO</sub> = 38 MHz | _ | 231 | 260 | μA | | supplies | | f <sub>HFRCO</sub> = 32 MHz | _ | 193 | 218 | μA | | | | f <sub>HFRCO</sub> = 26 MHz | _ | 165 | 186 | μA | | | | f <sub>HFRCO</sub> = 19 MHz | _ | 137 | 155 | μA | | | | f <sub>HFRCO</sub> = 16 MHz | _ | 118 | 131 | μA | | | | f <sub>HFRCO</sub> = 13 MHz | _ | 106 | 119 | μA | | | | f <sub>HFRCO</sub> = 7 MHz | _ | 83 | 94 | μA | | | | f <sub>HFRCO</sub> = 4 MHz | _ | 31 | 40 | μA | | | | f <sub>HFRCO</sub> = 2 MHz | _ | 27 | 37 | μA | | | | f <sub>HFRCO</sub> = 1 MHz | _ | 25 | 35 | μA | | Coarse trim step size (% of period) | SS <sub>HFRCO_COARS</sub> | | _ | 0.8 | _ | % | | Fine trim step size (% of period) | SS <sub>HFRCO_FINE</sub> | | _ | 0.1 | _ | % | | Period jitter | PJ <sub>HFRCO</sub> | | _ | 0.2 | _ | % RMS | | Frequency limits | f <sub>HFRCO_BAND</sub> | FREQRANGE = 0, FINETUNIN-<br>GEN = 0 | 3.47 | _ | 6.15 | MHz | | | | FREQRANGE = 3, FINETUNIN-<br>GEN = 0 | 6.24 | _ | 11.45 | MHz | | | | FREQRANGE = 6, FINETUNIN-<br>GEN = 0 | 11.3 | _ | 19.8 | MHz | | | | FREQRANGE = 7, FINETUNIN-<br>GEN = 0 | 13.45 | _ | 22.8 | MHz | | | | FREQRANGE = 8, FINETUNIN-<br>GEN = 0 | 16.5 | _ | 29.0 | MHz | ## 4.1.12.6 Auxiliary High-Frequency RC Oscillator (AUXHFRCO) Table 4.38. Auxiliary High-Frequency RC Oscillator (AUXHFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|-------| | Frequency accuracy | f <sub>AUXHFRCO_ACC</sub> | At production calibrated frequencies, across supply voltage and temperature | -3 | _ | 3 | % | | Start-up time | t <sub>AUXHFRCO</sub> | f <sub>AUXHFRCO</sub> ≥ 19 MHz | _ | 400 | _ | ns | | | | 4 < f <sub>AUXHFRCO</sub> < 19 MHz | _ | 1.4 | _ | μs | | | | f <sub>AUXHFRCO</sub> ≤ 4 MHz | _ | 2.5 | _ | μs | | Current consumption on all | I <sub>AUXHFRCO</sub> | f <sub>AUXHFRCO</sub> = 38 MHz | _ | 237 | 265 | μA | | supplies | | f <sub>AUXHFRCO</sub> = 32 MHz | _ | 194 | 218 | μA | | | | f <sub>AUXHFRCO</sub> = 26 MHz | _ | 165 | 186 | μA | | | | f <sub>AUXHFRCO</sub> = 19 MHz | _ | 131 | 148 | μA | | | | f <sub>AUXHFRCO</sub> = 16 MHz | _ | 119 | 134 | μA | | | | f <sub>AUXHFRCO</sub> = 13 MHz | _ | 92 | 104 | μA | | | | f <sub>AUXHFRCO</sub> = 7 MHz | _ | 61 | 70 | μA | | | | f <sub>AUXHFRCO</sub> = 4 MHz | _ | 34 | 42 | μA | | | | f <sub>AUXHFRCO</sub> = 2 MHz | _ | 29 | 37 | μA | | | | f <sub>AUXHFRCO</sub> = 1 MHz | _ | 26 | 32 | μA | | Coarse trim step size (% of period) | SS <sub>AUXHFR</sub> -<br>CO_COARSE | | _ | 0.8 | _ | % | | Fine trim step size (% of period) | SS <sub>AUXHFR</sub> -<br>CO_FINE | | _ | 0.1 | _ | % | | Period jitter | PJ <sub>AUXHFRCO</sub> | | _ | 0.2 | _ | % RMS | ## 4.1.12.7 Ultra-low Frequency RC Oscillator (ULFRCO) Table 4.39. Ultra-low Frequency RC Oscillator (ULFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|---------------------|----------------|------|-----|------|------| | Oscillation frequency | f <sub>ULFRCO</sub> | | 0.95 | 1 | 1.07 | kHz | ### 4.1.13 Flash Memory Characteristics<sup>5</sup> Table 4.40. Flash Memory Characteristics<sup>5</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|----------------------|-----------------------------------------------|-------|------|-----|--------| | Flash erase cycles before failure | EC <sub>FLASH</sub> | | 10000 | _ | _ | cycles | | Flash data retention | RET <sub>FLASH</sub> | T ≤ 85 °C | 10 | _ | _ | years | | | | T ≤ 125 °C | 10 | _ | _ | years | | Word (32-bit) programming time | t <sub>W_PROG</sub> | Burst write, 128 words, average time per word | 20 | 26.1 | 30 | μs | | | | Single word | 60 | 68.5 | 80 | μs | | Page erase time <sup>4</sup> | t <sub>PERASE</sub> | | 20 | 28.8 | 40 | ms | | Mass erase time <sup>1</sup> | t <sub>MERASE</sub> | | 20 | 28.7 | 40 | ms | | Device erase time <sup>2 3</sup> | t <sub>DERASE</sub> | T ≤ 85 °C | _ | 54.4 | 70 | ms | | | | T ≤ 125 °C | _ | 54.4 | 75 | ms | | Erase current <sup>6</sup> | I <sub>ERASE</sub> | Page Erase | _ | _ | 1.6 | mA | | Write current <sup>6</sup> | I <sub>WRITE</sub> | | _ | _ | 3.5 | mA | | Supply voltage during flash erase and write | V <sub>FLASH</sub> | | 1.62 | _ | 3.6 | V | - 1. Mass erase is issued by the CPU and erases all flash. - 2. Device erase is issued over the AAP interface and erases all flash, SRAM, the Lock Bit (LB) page, and the User data page Lock Word (ULW). - 3. From setting the DEVICEERASE bit in AAP\_CMD to 1 until the ERASEBUSY bit in AAP\_STATUS is cleared to 0. Internal setup and hold times for flash control signals are included. - 4. From setting the ERASEPAGE bit in MSC\_WRITECMD to 1 until the BUSY bit in MSC\_STATUS is cleared to 0. Internal setup and hold times for flash control signals are included. - 5. Flash data retention information is published in the Quarterly Quality and Reliability Report. - 6. Measured at 25 °C. # 4.1.14 General-Purpose I/O (GPIO) Table 4.41. General-Purpose I/O (GPIO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-------------------------|----------------------------------------------------|-----------|----------|-----------|------| | Input low voltage | V <sub>IL</sub> | GPIO pins | _ | _ | IOVDD*0.3 | V | | Input high voltage | V <sub>IH</sub> | GPIO pins | IOVDD*0.7 | _ | _ | V | | Output high voltage relative | V <sub>OH</sub> | Sourcing 3 mA, IOVDD ≥ 3 V, | IOVDD*0.8 | _ | _ | V | | to IOVDD | | DRIVESTRENGTH <sup>1</sup> = WEAK | | | | | | | | Sourcing 1.2 mA, IOVDD ≥ 1.62 V, | IOVDD*0.6 | _ | _ | V | | | | DRIVESTRENGTH <sup>1</sup> = WEAK | | | | | | | | Sourcing 20 mA, IOVDD ≥ 3 V, | IOVDD*0.8 | _ | _ | V | | | | DRIVESTRENGTH <sup>1</sup> = STRONG | | | | | | | | Sourcing 8 mA, IOVDD ≥ 1.62 V, | IOVDD*0.6 | _ | _ | V | | | | DRIVESTRENGTH <sup>1</sup> = STRONG | | | | | | Output low voltage relative to | V <sub>OL</sub> | Sinking 3 mA, IOVDD ≥ 3 V, | _ | _ | IOVDD*0.2 | V | | IOVDD | | DRIVESTRENGTH <sup>1</sup> = WEAK | | | | | | | | Sinking 1.2 mA, IOVDD ≥ 1.62 V, | _ | _ | IOVDD*0.4 | V | | | | DRIVESTRENGTH <sup>1</sup> = WEAK | | | | | | | | Sinking 20 mA, IOVDD ≥ 3 V, | _ | _ | IOVDD*0.2 | V | | | | DRIVESTRENGTH <sup>1</sup> = STRONG | | | | | | | | Sinking 8 mA, IOVDD ≥ 1.62 V, | _ | _ | IOVDD*0.4 | V | | | | DRIVESTRENGTH <sup>1</sup> = STRONG | | | | | | Input leakage current | I <sub>IOLEAK</sub> | All GPIO except LFXO pins, GPIO ≤ IOVDD, T ≤ 85 °C | _ | 0.1 | 30 | nA | | | | LFXO Pins, GPIO ≤ IOVDD, T ≤ 85 °C | _ | 0.1 | 50 | nA | | | | All GPIO except LFXO pins, GPIO ≤ IOVDD, T > 85 °C | _ | <u>—</u> | 110 | nA | | | | LFXO Pins, GPIO ≤ IOVDD, T > 85 °C | _ | _ | 250 | nA | | Input leakage current on 5VTOL pads above IOVDD | I <sub>5</sub> VTOLLEAK | IOVDD < GPIO ≤ IOVDD + 2 V | _ | 3.3 | 15 | μΑ | | I/O pin pull-up/pull-down resistor | R <sub>PUD</sub> | | 30 | 40 | 65 | kΩ | | Pulse width of pulses removed by the glitch suppression filter | tioglitch | | 15 | 25 | 45 | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------|-------------------|--------------------------------------|-----|-----|-----|------| | Output fall time, From 70% | t <sub>IOOF</sub> | C <sub>L</sub> = 50 pF, | _ | 1.8 | _ | ns | | to 30% of V <sub>IO</sub> | | DRIVESTRENGTH <sup>1</sup> = STRONG, | | | | | | | | SLEWRATE <sup>1</sup> = 0x6 | | | | | | | | C <sub>L</sub> = 50 pF, | _ | 4.5 | _ | ns | | | | DRIVESTRENGTH <sup>1</sup> = WEAK, | | | | | | | | SLEWRATE <sup>1</sup> = 0x6 | | | | | | Output rise time, From 30% | t <sub>IOOR</sub> | C <sub>L</sub> = 50 pF, | _ | 2.2 | _ | ns | | to 70% of V <sub>IO</sub> | | DRIVESTRENGTH <sup>1</sup> = STRONG, | | | | | | | | SLEWRATE = 0x6 <sup>1</sup> | | | | | | | | C <sub>L</sub> = 50 pF, | _ | 7.4 | _ | ns | | | | DRIVESTRENGTH <sup>1</sup> = WEAK, | | | | | | | | SLEWRATE <sup>1</sup> = 0x6 | | | | | 1. In GPIO\_Pn\_CTRL register. # 4.1.15 Voltage Monitor (VMON) Table 4.42. Voltage Monitor (VMON) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|-------------------------|------------------------------------------------------------------|------|------|-----|------| | Supply current (including I_SENSE) | I <sub>VMON</sub> | In EM0 or EM1, 1 supply monitored, T ≤ 85 °C | _ | 6.3 | 8 | μA | | | | In EM0 or EM1, 1 supply monitored, T > 85 °C | | _ | 10 | μA | | | | In EM0 or EM1, 4 supplies monitored, T ≤ 85 °C | _ | 12.5 | 15 | μA | | | | In EM0 or EM1, 4 supplies monitored, T > 85 °C | _ | _ | 18 | μA | | | | In EM2, EM3 or EM4, 1 supply monitored and above threshold | _ | 62 | _ | nA | | | | In EM2, EM3 or EM4, 1 supply monitored and below threshold | _ | 62 | _ | nA | | | | In EM2, EM3 or EM4, 4 supplies monitored and all above threshold | _ | 99 | _ | nA | | | | In EM2, EM3 or EM4, 4 supplies monitored and all below threshold | _ | 99 | _ | nA | | Loading of monitored supply | I <sub>SENSE</sub> | In EM0 or EM1 | _ | 2 | _ | μA | | | | In EM2, EM3 or EM4 | _ | 2 | _ | nA | | Threshold range | V <sub>VMON_RANGE</sub> | | 1.62 | _ | 3.4 | V | | Threshold step size | N <sub>VMON_STESP</sub> | Coarse | _ | 200 | _ | mV | | | | Fine | _ | 20 | _ | mV | | Response time | t <sub>VMON_RES</sub> | Supply drops at 1V/µs rate | _ | 460 | _ | ns | | Hysteresis | V <sub>VMON_HYST</sub> | | | 26 | _ | mV | # 4.1.16 Analog to Digital Converter (ADC) Specified at 1 Msps, ADCCLK = 16 MHz, BIASPROG = 0, GPBIASACC = 0, unless otherwise indicated. Table 4.43. Analog to Digital Converter (ADC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------|---------------------|-----|--------------------|------| | Resolution | V <sub>RESOLUTION</sub> | | 6 | _ | 12 | Bits | | Input voltage range <sup>5</sup> | V <sub>ADCIN</sub> | Single ended | _ | _ | V <sub>FS</sub> | V | | | | Differential | -V <sub>FS</sub> /2 | _ | V <sub>FS</sub> /2 | V | | Input range of external reference voltage, single ended and differential | V <sub>ADCREFIN_P</sub> | | 1 | _ | V <sub>AVDD</sub> | V | | Power supply rejection <sup>2</sup> | PSRR <sub>ADC</sub> | At DC | _ | 80 | _ | dB | | Analog input common mode rejection ratio | CMRR <sub>ADC</sub> | At DC | _ | 80 | _ | dB | | Current from all supplies, using internal reference buffer. | I <sub>ADC_CONTI</sub> -<br>NOUS_LP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 270 | 290 | μA | | Continous operation. WAR-<br>MUPMODE <sup>4</sup> = KEEPADC-<br>WARM | | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup> | | 125 | _ | μA | | | | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 1 <sup>3</sup> | _ | 80 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_NORMAL_LP</sub> | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 45 | _ | μA | | Duty-cycled operation. WAR-MUPMODE <sup>4</sup> = NORMAL | | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 8 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_STAND</sub> -<br>BY_LP | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 105 | _ | μA | | Duty-cycled operation. AWARMUPMODE <sup>4</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC | | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 1 <sup>3</sup> | _ | 70 | _ | μA | | Current from all supplies, using internal reference buffer. Continous operation. WAR- | I <sub>ADC_CONTI-</sub><br>NOUS_HP | 1 Msps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 325 | _ | μA | | MUPMODE <sup>4</sup> = KEEPADC-<br>WARM | | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 0 <sup>3</sup> | _ | 175 | _ | μA | | | | 62.5 ksps / 1 MHz ADCCLK, BIA-<br>SPROG = 15, GPBIASACC = 0 <sup>3</sup> | _ | 125 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_NORMAL_HP</sub> | $35 \text{ ksps}$ / $16 \text{ MHz}$ ADCCLK, BIA-SPROG = $0$ , GPBIASACC = $0^{3}$ | _ | 85 | _ | μA | | Duty-cycled operation. WAR-<br>MUPMODE <sup>4</sup> = NORMAL | | 5 ksps / 16 MHz ADCCLK BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 16 | _ | μA | | Current from all supplies, using internal reference buffer. | I <sub>ADC_STAND</sub> -<br>BY_HP | 125 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 160 | _ | μА | | Duty-cycled operation. AWARMUPMODE <sup>4</sup> = KEEP-INSTANDBY or KEEPIN-SLOWACC | | 35 ksps / 16 MHz ADCCLK, BIA-<br>SPROG = 0, GPBIASACC = 0 <sup>3</sup> | _ | 125 | _ | μA | | Current from HFPERCLK | I <sub>ADC_CLK</sub> | HFPERCLK = 16 MHz | _ | 140 | _ | μA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------|---------------------------|------------------------------------------------------------|-----|-------|-----|--------| | ADC clock frequency | f <sub>ADCCLK</sub> | | _ | _ | 16 | MHz | | Throughput rate | f <sub>ADCRATE</sub> | | _ | _ | 1 | Msps | | Conversion time <sup>1</sup> | t <sub>ADCCONV</sub> | 6 bit | _ | 7 | _ | cycles | | | | 8 bit | _ | 9 | _ | cycles | | | | 12 bit | _ | 13 | _ | cycles | | Startup time of reference | tadcstart | WARMUPMODE <sup>4</sup> = NORMAL | _ | _ | 5 | μs | | generator and ADC core | | WARMUPMODE <sup>4</sup> = KEEPIN-<br>STANDBY | _ | _ | 2 | μs | | | | WARMUPMODE <sup>4</sup> = KEEPINSLO-<br>WACC | _ | _ | 1 | μs | | SNDR at 1Msps and f <sub>IN</sub> = 10kHz | SNDR <sub>ADC</sub> | Internal reference <sup>7</sup> , differential measurement | 58 | 67 | _ | dB | | | | External reference <sup>6</sup> , differential measurement | _ | 68 | _ | dB | | Spurious-free dynamic range (SFDR) | SFDR <sub>ADC</sub> | 1 MSamples/s, 10 kHz full-scale sine wave | _ | 75 | _ | dB | | Differential non-linearity (DNL) | DNL <sub>ADC</sub> | 12 bit resolution, No missing codes | -1 | _ | 2 | LSB | | Integral non-linearity (INL),<br>End point method | INL <sub>ADC</sub> | 12 bit resolution | -6 | _ | 6 | LSB | | Offset error | V <sub>ADCOFFSETERR</sub> | | -3 | 0 | 3 | LSB | | Gain error in ADC | V <sub>ADCGAIN</sub> | Using internal reference | _ | -0.2 | 3.5 | % | | | | Using external reference | _ | -1 | _ | % | | Temperature sensor slope | V <sub>TS_SLOPE</sub> | | _ | -1.84 | _ | mV/°C | - 1. Derived from ADCCLK. - 2. PSRR is referenced to AVDD when ANASW=0 and to DVDD when ANASW=1 in EMU\_PWRCTRL. - 3. In ADCn\_BIASPROG register. - 4. In ADCn\_CNTL register. - 5. The absolute voltage allowed at any ADC input is dictated by the power rail supplied to on-chip circuitry, and may be lower than the effective full scale voltage. All ADC inputs are limited to the ADC supply (AVDD or DVDD depending on EMU\_PWRCTRL\_ANASW). Any ADC input routed through the APORT will further be limited by the IOVDD supply to the pin. - 6. External reference is 1.25 V applied externally to ADCnEXTREFP, with the selection CONF in the SINGLECTRL\_REF or SCANCTRL\_REF register field and VREFP in the SINGLECTRLX\_VREFSEL or SCANCTRLX\_VREFSEL field. The differential input range with this configuration is ± 1.25 V. - 7. Internal reference option used corresponds to selection 2V5 in the SINGLECTRL\_REF or SCANCTRL\_REF register field. The differential input range with this configuration is ± 1.25 V. Typical value is characterized using full-scale sine wave input. Minimum value is production-tested using sine wave input at 1.5 dB lower than full scale. # 4.1.17 Analog Comparator (ACMP) Table 4.44. Analog Comparator (ACMP) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|----------------------|---------------------------------------------------------------------|-----|-----|-------------------------------|------| | Input voltage range | V <sub>ACMPIN</sub> | ACMPVDD = ACMPn_CTRL_PWRSEL <sup>1</sup> | _ | _ | V <sub>ACMPVDD</sub> | V | | Supply voltage | V <sub>ACMPVDD</sub> | BIASPROG <sup>4</sup> $\leq$ 0x10 or FULL-<br>BIAS <sup>4</sup> = 0 | 1.8 | _ | V <sub>VREGVDD</sub> _<br>MAX | V | | | | $0x10 < BIASPROG^4 \le 0x20$ and FULLBIAS <sup>4</sup> = 1 | 2.1 | _ | V <sub>VREGVDD</sub> _ | V | | Active current not including | I <sub>ACMP</sub> | BIASPROG <sup>4</sup> = 1, FULLBIAS <sup>4</sup> = 0 | _ | 50 | | nA | | voltage reference <sup>2</sup> | | BIASPROG <sup>4</sup> = 0x10, FULLBIAS <sup>4</sup><br>= 0 | _ | 306 | _ | nA | | | | BIASPROG <sup>4</sup> = 0x02, FULLBIAS <sup>4</sup> = 1 | _ | 6.1 | 11 | μΑ | | | | BIASPROG <sup>4</sup> = 0x20, FULLBIAS <sup>4</sup> = 1 | _ | 74 | 92 | μΑ | | Current consumption of internal voltage reference <sup>2</sup> | I <sub>ACMPREF</sub> | VLP selected as input using 2.5 V<br>Reference / 4 (0.625 V) | _ | 50 | _ | nA | | | | VLP selected as input using VDD | _ | 20 | _ | nA | | | | VBDIV selected as input using 1.25 V reference / 1 | _ | 4.1 | _ | μΑ | | | | VADIV selected as input using VDD/1 | _ | 2.4 | _ | μΑ | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------|-------------------------|------------------------------------------------------------|------|----------|------|------| | Hysteresis (V <sub>CM</sub> = 1.25 V, | V <sub>ACMPHYST</sub> | HYSTSEL <sup>5</sup> = HYST0 | -3 | 0 | 3 | mV | | BIASPROG $^4$ = 0x10, FULL-BIAS $^4$ = 1) | | HYSTSEL <sup>5</sup> = HYST1 | 5 | 18 | 27 | mV | | , | | HYSTSEL <sup>5</sup> = HYST2 | 12 | 33 | 50 | mV | | | | HYSTSEL <sup>5</sup> = HYST3 | 17 | 46 | 67 | mV | | | | HYSTSEL <sup>5</sup> = HYST4 | 23 | 57 | 86 | mV | | | | HYSTSEL <sup>5</sup> = HYST5 | 26 | 68 | 104 | mV | | | | HYSTSEL <sup>5</sup> = HYST6 | 30 | 79 | 130 | mV | | | | HYSTSEL <sup>5</sup> = HYST7 | 34 | 90 | 155 | mV | | | | HYSTSEL <sup>5</sup> = HYST8 | -3 | 0 | 3 | mV | | | | HYSTSEL <sup>5</sup> = HYST9 | -27 | -18 | -5 | mV | | | | HYSTSEL <sup>5</sup> = HYST10 | -50 | -33 | -12 | mV | | | | HYSTSEL <sup>5</sup> = HYST11 | -67 | -45 | -17 | mV | | | | HYSTSEL <sup>5</sup> = HYST12 | -86 | -57 | -23 | mV | | | | HYSTSEL <sup>5</sup> = HYST13 | -104 | -67 | -26 | mV | | | | HYSTSEL <sup>5</sup> = HYST14 | -130 | -78 | -30 | mV | | | | HYSTSEL <sup>5</sup> = HYST15 | -155 | -88 | -34 | mV | | Comparator delay <sup>3</sup> | tACMPDELAY | $BIASPROG^4 = 1$ , $FULLBIAS^4 = 0$ | _ | 30 | 95 | μs | | | | BIASPROG <sup>4</sup> = 0x10, FULLBIAS <sup>4</sup><br>= 0 | _ | 3.7 | 10 | μs | | | | BIASPROG <sup>4</sup> = 0x02, FULLBIAS <sup>4</sup> = 1 | _ | 360 | 1000 | ns | | | | BIASPROG <sup>4</sup> = 0x20, FULLBIAS <sup>4</sup> = 1 | _ | 35 | _ | ns | | Offset voltage | V <sub>ACMPOFFSET</sub> | BIASPROG <sup>4</sup> =0x10, FULLBIAS <sup>4</sup> = 1 | -35 | _ | 35 | mV | | Reference voltage | V <sub>ACMPREF</sub> | Internal 1.25 V reference | 1 | 1.25 | 1.47 | V | | | | Internal 2.5 V reference | 1.98 | 2.5 | 2.8 | V | | Capacitive sense internal resistance | R <sub>CSRES</sub> | CSRESSEL <sup>6</sup> = 0 | _ | infinite | _ | kΩ | | Sisterior | | CSRESSEL <sup>6</sup> = 1 | _ | 15 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 2 | _ | 27 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 3 | _ | 39 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 4 | _ | 51 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 5 | _ | 102 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 6 | _ | 164 | _ | kΩ | | | | CSRESSEL <sup>6</sup> = 7 | _ | 239 | _ | kΩ | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | | | | - 1. ACMPVDD is a supply chosen by the setting in ACMPn\_CTRL\_PWRSEL and may be IOVDD, AVDD or DVDD. - 2. The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference. I<sub>ACMPTOTAL</sub> = I<sub>ACMP</sub> + I<sub>ACMPREF</sub>. - 3. ± 100 mV differential drive. - 4. In ACMPn\_CTRL register. - 5. In ACMPn\_HYSTERESIS register. - 6. In ACMPn\_INPUTSEL register. # 4.1.18 Digital to Analog Converter (VDAC) DRIVESTRENGTH = 2 unless otherwise specified. Primary VDAC output. Table 4.45. Digital to Analog Converter (VDAC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|-------------------|--------| | Output voltage | V <sub>DACOUT</sub> | Single-Ended | 0 | _ | V <sub>VREF</sub> | V | | | | Differential <sup>2</sup> | -V <sub>VREF</sub> | <del></del> | V <sub>VREF</sub> | V | | Current consumption including references (2 channels) <sup>1</sup> | I <sub>DAC</sub> | 500 ksps, 12-bit, DRIVES-<br>TRENGTH = 2, REFSEL = 4 | _ | 396 | _ | μА | | | | 44.1 ksps, 12-bit, DRIVES-<br>TRENGTH = 1, REFSEL = 4 | _ | 72 | _ | μА | | | | 200 Hz refresh rate, 12-bit Sample-Off mode in EM2, DRIVES-TRENGTH = 2, BGRREQTIME = 1, EM2REFENTIME = 9, REFSEL = 4, SETTLETIME = 0x0A, WARMUPTIME = 0x02 | <del></del> | 1.2 | _ | μА | | Current from HFPERCLK <sup>4</sup> | I <sub>DAC_CLK</sub> | | _ | 5.8 | _ | μΑ/MHz | | Sample rate | SR <sub>DAC</sub> | | | _ | 500 | ksps | | DAC clock frequency | f <sub>DAC</sub> | | _ | _ | 1 | MHz | | Conversion time | t <sub>DACCONV</sub> | f <sub>DAC</sub> = 1MHz | 2 | <u> </u> | _ | μs | | Settling time | t <sub>DACSETTLE</sub> | 50% fs step settling to 5 LSB | | 2.5 | _ | μs | | Startup time | t <sub>DACSTARTUP</sub> | Enable to 90% fs output, settling to 10 LSB | | _ | 12 | μs | | Output impedance | R <sub>OUT</sub> | DRIVESTRENGTH = 2, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -8 mA $<$ I <sub>OUT</sub> $<$ 8 mA, Full supply range | - | 2 | _ | Ω | | | | DRIVESTRENGTH = 0 or 1, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -400 $\mu$ A $<$ I <sub>OUT</sub> $<$ 400 $\mu$ A, Full supply range | _ | 2 | _ | Ω | | | | DRIVESTRENGTH = 2, 0.1 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -2 mA $<$ I <sub>OUT</sub> $<$ 2 mA, Full supply range | I | 2 | _ | Ω | | | | DRIVESTRENGTH = 0 or 1, 0.1 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -100 $\mu$ A $<$ I <sub>OUT</sub> $<$ 100 $\mu$ A, Full supply range | _ | 2 | _ | Ω | | Power supply rejection ratio <sup>6</sup> | PSRR | Vout = 50% fs. DC | _ | 65.5 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------|-------|------|-----|------| | Signal to noise and distortion ratio (1 kHz sine wave), | SNDR <sub>DAC</sub> | 500 ksps, single-ended, internal 1.25V reference | _ | 60.4 | _ | dB | | Noise band limited to 250 kHz | | 500 ksps, single-ended, internal 2.5V reference | _ | 61.6 | _ | dB | | | | 500 ksps, single-ended, 3.3V<br>VDD reference | | 64.0 | _ | dB | | | | 500 ksps, differential, internal 1.25V reference | _ | 63.3 | _ | dB | | | | 500 ksps, differential, internal 2.5V reference | _ | 64.4 | _ | dB | | | | 500 ksps, differential, 3.3V VDD reference | _ | 65.8 | _ | dB | | Signal to noise and distortion ratio (1 kHz sine wave), | SNDR <sub>DAC_BAND</sub> | 500 ksps, single-ended, internal 1.25V reference | _ | 65.3 | _ | dB | | Noise band limited to 22 kHz | | 500 ksps, single-ended, internal 2.5V reference | _ | 66.7 | _ | dB | | | | 500 ksps, single-ended, 3.3V<br>VDD reference | | 70.0 | _ | dB | | | | 500 ksps, differential, internal 1.25V reference | _ | 67.8 | _ | dB | | | | 500 ksps, differential, internal 2.5V reference | _ | 69.0 | _ | dB | | | | 500 ksps, differential, 3.3V VDD reference | _ | 68.5 | _ | dB | | Total harmonic distortion | THD | | _ | 70.2 | _ | dB | | Differential non-linearity <sup>3</sup> | DNL <sub>DAC</sub> | | -0.99 | _ | 1 | LSB | | Intergral non-linearity | INL <sub>DAC</sub> | | -4 | _ | 4 | LSB | | Offset error <sup>5</sup> | V <sub>OFFSET</sub> | T = 25 °C | -8 | _ | 8 | mV | | | | Across operating temperature range | -25 | _ | 25 | mV | | Gain error <sup>5</sup> | V <sub>GAIN</sub> | T = 25 °C, Low-noise internal reference (REFSEL = 1V25LN or 2V5LN) | -1.5 | _ | 1.5 | % | | | | T = 25 °C, Internal reference (RE-FSEL = 1V25 or 2V5) | -5 | _ | 5 | % | | | | T = 25 °C, External reference<br>(REFSEL = VDD or EXT) | -1.5 | _ | 1.5 | % | | | | Across operating temperature range, Low-noise internal reference (REFSEL = 1V25LN or 2V5LN) | -3.5 | _ | 3.5 | % | | | | Across operating temperature range, Internal reference (RE-FSEL = 1V25 or 2V5) | -7.5 | _ | 7.5 | % | | | | Across operating temperature range, External reference (RE-FSEL = VDD or EXT) | -1.5 | _ | 1.5 | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|-------------------|----------------|-----|-----|-----|------| | External load capactiance, OUTSCALE=0 | C <sub>LOAD</sub> | | _ | _ | 75 | pF | - 1. Supply current specifications are for VDAC circuitry operating with static output only and do not include current required to drive the load. - 2. In differential mode, the output is defined as the difference between two single-ended outputs. Absolute voltage on each output is limited to the single-ended range. - 3. Entire range is monotonic and has no missing codes. - 4. Current from HFPERCLK is dependent on HFPERCLK frequency. This current contributes to the total supply current used when the clock to the DAC module is enabled in the CMU. - 5. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at 10% of full scale to ideal VDAC output at 10% of full scale with the measured gain. - 6. PSRR calculated as 20 \* $\log_{10}(\Delta VDD / \Delta V_{OUT})$ , VDAC output at 90% of full scale # 4.1.19 Current Digital to Analog Converter (IDAC) Table 4.46. Current Digital to Analog Converter (IDAC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|-----|--------| | Number of ranges | N <sub>IDAC_RANGES</sub> | | _ | 4 | _ | ranges | | Output current | I <sub>IDAC_OUT</sub> | RANGSEL <sup>1</sup> = RANGE0 | 0.05 | _ | 1.6 | μΑ | | | | RANGSEL <sup>1</sup> = RANGE1 | 1.6 | _ | 4.7 | μA | | | | RANGSEL <sup>1</sup> = RANGE2 | 0.5 | _ | 16 | μA | | | | RANGSEL <sup>1</sup> = RANGE3 | 2 | _ | 64 | μA | | Linear steps within each range | N <sub>IDAC_STEPS</sub> | | _ | 32 | _ | steps | | Step size | SS <sub>IDAC</sub> | RANGSEL <sup>1</sup> = RANGE0 | _ | 50 | _ | nA | | | | RANGSEL <sup>1</sup> = RANGE1 | _ | 100 | _ | nA | | | | RANGSEL <sup>1</sup> = RANGE2 | _ | 500 | _ | nA | | | | RANGSEL <sup>1</sup> = RANGE3 | _ | 2 | _ | μA | | Total accuracy, STEPSEL <sup>1</sup> = 0x10 | ACCIDAC | EM0 or EM1, AVDD=3.3 V, T = 25 °C | -3 | _ | 3 | % | | | | EM0 or EM1, Across operating temperature range | -18 | _ | 22 | % | | | | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE0,<br>AVDD=3.3 V, T = 25 °C | _ | -2 | _ | % | | | | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE1,<br>AVDD=3.3 V, T = 25 °C | _ | -1.7 | _ | % | | | | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE2,<br>AVDD=3.3 V, T = 25 °C | _ | -0.8 | _ | % | | | | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE3,<br>AVDD=3.3 V, T = 25 °C | _ | -0.5 | _ | % | | | | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE0, AVDD=3.3 V, T<br>= 25 °C | _ | -0.7 | _ | % | | | | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE1, AVDD=3.3 V, T<br>= 25 °C | _ | -0.6 | _ | % | | | | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE2, AVDD=3.3 V, T<br>= 25 °C | _ | -0.5 | _ | % | | | | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE3, AVDD=3.3 V, T<br>= 25 °C | _ | -0.5 | _ | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------|-----|-------|-----|------| | Start up time | t <sub>IDAC_SU</sub> | Output within 1% of steady state value | _ | 5 | _ | μs | | Settling time, (output settled | t <sub>IDAC_SETTLE</sub> | Range setting is changed | _ | 5 | _ | μs | | within 1% of steady state value), | | Step value is changed | _ | 1 | _ | μs | | Current consumption <sup>2</sup> | IDAC | EM0 or EM1 Source mode, excluding output current, Across operating temperature range | _ | 11 | 15 | μА | | | | EM0 or EM1 Sink mode, excluding output current, Across operating temperature range | _ | 13 | 18 | μΑ | | | | EM2 or EM3 Source mode, excluding output current, T = 25 °C | _ | 0.050 | _ | μА | | | | EM2 or EM3 Sink mode, excluding output current, T = 25 °C | _ | 0.075 | _ | μА | | | | EM2 or EM3 Source mode, excluding output current, T ≥ 85 °C | _ | 11 | _ | μА | | | | EM2 or EM3 Sink mode, excluding output current, T ≥ 85 °C | _ | 13 | _ | μА | | Output voltage compliance in source mode, source current change relative to current | I <sub>COMP_SRC</sub> | RANGESEL1=0, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mv) | _ | 0.11 | _ | % | | sourced at 0 V | | RANGESEL1=1, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mV) | _ | 0.06 | _ | % | | | | RANGESEL1=2, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -150 mV) | _ | 0.04 | _ | % | | | | RANGESEL1=3, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -250 mV) | _ | 0.03 | _ | % | | Output voltage compliance in sink mode, sink current | I <sub>COMP_SINK</sub> | RANGESEL1=0, output voltage = 100 mV | _ | 0.12 | _ | % | | change relative to current sunk at IOVDD | | RANGESEL1=1, output voltage = 100 mV | _ | 0.05 | _ | % | | | | RANGESEL1=2, output voltage = 150 mV | _ | 0.04 | _ | % | | | | RANGESEL1=3, output voltage = 250 mV | _ | 0.03 | _ | % | - 1. In IDAC\_CURPROG register. - 2. The IDAC is supplied by either AVDD, DVDD, or IOVDD based on the setting of ANASW in the EMU\_PWRCTRL register and PWRSEL in the IDAC\_CTRL register. Setting PWRSEL to 1 selects IOVDD. With PWRSEL cleared to 0, ANASW selects between AVDD (0) and DVDD (1). ## 4.1.20 Operational Amplifier (OPAMP) Unless otherwise indicated, specified conditions are: Non-inverting input configuration, VDD = 3.3 V, DRIVESTRENGTH = 2, MAIN-OUTEN = 1, $C_{LOAD}$ = 75 pF with OUTSCALE = 0, or $C_{LOAD}$ = 37.5 pF with OUTSCALE = 1. Unit gain buffer and 3X-gain connection as specified in table footnotes<sup>8</sup> <sup>1</sup>. Table 4.47. Operational Amplifier (OPAMP) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|-----------------------|------| | Supply voltage | V <sub>OPA</sub> | HCMDIS = 0, Rail-to-rail input range | 2 | _ | 3.8 | V | | | | HCMDIS = 1 | 1.62 | _ | 3.8 | V | | Input voltage | V <sub>IN</sub> | HCMDIS = 0, Rail-to-rail input range | V <sub>VSS</sub> | _ | V <sub>OPA</sub> | V | | | | HCMDIS = 1 | V <sub>VSS</sub> | _ | V <sub>OPA</sub> -1.2 | V | | Input impedance | R <sub>IN</sub> | | 100 | _ | _ | МΩ | | Output voltage | V <sub>OUT</sub> | | V <sub>VSS</sub> | _ | V <sub>OPA</sub> | V | | Load capacitance <sup>2</sup> | C <sub>LOAD</sub> | OUTSCALE = 0 | _ | _ | 75 | pF | | | | OUTSCALE = 1 | _ | _ | 37.5 | pF | | Output impedance | R <sub>OUT</sub> | DRIVESTRENGTH = 2 or 3, 0.4 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -8 mA <<br>I <sub>OUT</sub> < 8 mA, Buffer connection,<br>Full supply range | _ | 0.25 | _ | Ω | | | | DRIVESTRENGTH = 0 or 1, 0.4 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.4 V, -400 $\mu$ A $<$ I <sub>OUT</sub> $<$ 400 $\mu$ A, Buffer connection, Full supply range | _ | 0.6 | _ | Ω | | | | DRIVESTRENGTH = 2 or 3, 0.1 V<br>$\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -2 mA $<$ I <sub>OUT</sub> $<$ 2 mA, Buffer connection,<br>Full supply range | _ | 0.4 | _ | Ω | | | | DRIVESTRENGTH = 0 or 1, 0.1 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>OPA</sub> - 0.1 V, -100 $\mu$ A $<$ I <sub>OUT</sub> $<$ 100 $\mu$ A, Buffer connection, Full supply range | _ | 1 | _ | Ω | | Internal closed-loop gain | G <sub>CL</sub> | Buffer connection | 0.99 | 1 | 1.01 | - | | | | 3x Gain connection | 2.93 | 2.99 | 3.05 | - | | | | 16x Gain connection | 15.07 | 15.7 | 16.33 | - | | Active current <sup>4</sup> | I <sub>OPA</sub> | DRIVESTRENGTH = 3, OUT-<br>SCALE = 0 | _ | 580 | _ | μA | | | | DRIVESTRENGTH = 2, OUT-<br>SCALE = 0 | _ | 176 | _ | μA | | | | DRIVESTRENGTH = 1, OUT-<br>SCALE = 0 | _ | 13 | _ | μΑ | | | | DRIVESTRENGTH = 0, OUT-<br>SCALE = 0 | _ | 4.7 | _ | μΑ | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|------------------|-------------------------------------------------------|-----|------|-----|-------| | Open-loop gain | G <sub>OL</sub> | DRIVESTRENGTH = 3 | _ | 135 | _ | dB | | | | DRIVESTRENGTH = 2 | _ | 137 | _ | dB | | | | DRIVESTRENGTH = 1 | _ | 121 | _ | dB | | | | DRIVESTRENGTH = 0 | _ | 109 | _ | dB | | Loop unit-gain frequency <sup>7</sup> | UGF | DRIVESTRENGTH = 3, Buffer connection | _ | 3.38 | _ | MHz | | | | DRIVESTRENGTH = 2, Buffer connection | _ | 0.9 | _ | MHz | | | | DRIVESTRENGTH = 1, Buffer connection | _ | 132 | _ | kHz | | | | DRIVESTRENGTH = 0, Buffer connection | _ | 34 | _ | kHz | | | | DRIVESTRENGTH = 3, 3x Gain connection | _ | 2.57 | _ | MHz | | | | DRIVESTRENGTH = 2, 3x Gain connection | _ | 0.71 | _ | MHz | | | | DRIVESTRENGTH = 1, 3x Gain connection | _ | 113 | _ | kHz | | | | DRIVESTRENGTH = 0, 3x Gain connection | _ | 28 | _ | kHz | | Phase margin | PM | DRIVESTRENGTH = 3, Buffer connection | _ | 67 | _ | 0 | | | | DRIVESTRENGTH = 2, Buffer connection | _ | 69 | _ | 0 | | | | DRIVESTRENGTH = 1, Buffer connection | _ | 63 | _ | 0 | | | | DRIVESTRENGTH = 0, Buffer connection | _ | 68 | _ | 0 | | Output voltage noise | N <sub>OUT</sub> | DRIVESTRENGTH = 3, Buffer connection, 10 Hz - 10 MHz | _ | 146 | _ | μVrms | | | | DRIVESTRENGTH = 2, Buffer connection, 10 Hz - 10 MHz | _ | 163 | _ | μVrms | | | | DRIVESTRENGTH = 1, Buffer connection, 10 Hz - 1 MHz | _ | 170 | _ | μVrms | | | | DRIVESTRENGTH = 0, Buffer connection, 10 Hz - 1 MHz | _ | 176 | _ | μVrms | | | | DRIVESTRENGTH = 3, 3x Gain connection, 10 Hz - 10 MHz | _ | 313 | _ | μVrms | | | | DRIVESTRENGTH = 2, 3x Gain connection, 10 Hz - 10 MHz | _ | 271 | _ | μVrms | | | | DRIVESTRENGTH = 1, 3x Gain connection, 10 Hz - 1 MHz | _ | 247 | _ | μVrms | | | | DRIVESTRENGTH = 0, 3x Gain connection, 10 Hz - 1 MHz | _ | 245 | _ | μVrms | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | Slew rate <sup>5</sup> | SR | DRIVESTRENGTH = 3,<br>INCBW=1 <sup>3</sup> | _ | 4.7 | _ | V/µs | | | | DRIVESTRENGTH = 3, INCBW=0 | _ | 1.5 | _ | V/µs | | | | DRIVESTRENGTH = 2,<br>INCBW=1 <sup>3</sup> | _ | 1.27 | _ | V/µs | | | | DRIVESTRENGTH = 2,<br>INCBW=0 | _ | 0.42 | _ | V/µs | | | | DRIVESTRENGTH = 1,<br>INCBW=1 <sup>3</sup> | _ | 0.17 | _ | V/µs | | | | DRIVESTRENGTH = 1,<br>INCBW=0 | _ | 0.058 | _ | V/µs | | | | DRIVESTRENGTH = 0,<br>INCBW=1 <sup>3</sup> | _ | 0.044 | _ | V/µs | | | | DRIVESTRENGTH = 0,<br>INCBW=0 | _ | 0.015 | _ | V/µs | | Startup time <sup>6</sup> | T <sub>START</sub> | DRIVESTRENGTH = 2 | _ | _ | 12 | μs | | Input offset voltage | V <sub>OSI</sub> | DRIVESTRENGTH = 2 or 3, T = 25 °C | -2 | _ | 2 | mV | | | | DRIVESTRENGTH = 1 or 0, T = 25 °C | -2 | _ | 2 | mV | | | | DRIVESTRENGTH = 2 or 3, across operating temperature range | -12 | _ | 12 | mV | | | | DRIVESTRENGTH = 1 or 0, across operating temperature range | -30 | _ | 30 | mV | | DC power supply rejection ratio <sup>9</sup> | PSRR <sub>DC</sub> | Input referred | _ | 70 | _ | dB | | DC common-mode rejection ratio <sup>9</sup> | CMRR <sub>DC</sub> | Input referred | _ | 70 | _ | dB | | Total harmonic distortion | THD <sub>OPA</sub> | DRIVESTRENGTH = 2, 3x Gain connection, 1 kHz, V <sub>OUT</sub> = 0.1 V to V <sub>OPA</sub> - 0.1 V | _ | 90 | _ | dB | | | | DRIVESTRENGTH = 0, 3x Gain connection, 0.1 kHz, V <sub>OUT</sub> = 0.1 V to V <sub>OPA</sub> - 0.1 V | _ | 90 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | _ | | | | | | - 1. Specified configuration for 3X-Gain configuration is: INCBW = 1, HCMDIS = 1, RESINSEL = VSS, V<sub>INPUT</sub> = 0.5 V, V<sub>OUTPUT</sub> = 1.5 V. Nominal voltage gain is 3. - 2. If the maximum C<sub>I OAD</sub> is exceeded, an isolation resistor is required for stability. See AN0038 for more information. - 3. When INCBW is set to 1 the OPAMP bandwidth is increased. This is allowed only when the non-inverting close-loop gain is ≥ 3, or the OPAMP may not be stable. - 4. Current into the load resistor is excluded. When the OPAMP is connected with closed-loop gain > 1, there will be extra current to drive the resistor feedback network. The internal resistor feedback network has total resistance of 143.5 kOhm, which will cause another ~10 μA current when the OPAMP drives 1.5 V between output and ground. - 5. Step between 0.2V and V<sub>OPA</sub>-0.2V, 10%-90% rising/falling range. - 6. From enable to output settled. In sample-and-off mode, RC network after OPAMP will contribute extra delay. Settling error < 1mV. - 7. In unit gain connection, UGF is the gain-bandwidth product of the OPAMP. In 3x Gain connection, UGF is the gain-bandwidth product of the OPAMP and 1/3 attenuation of the feedback network. - 8. Specified configuration for Unit gain buffer configuration is: INCBW = 0, HCMDIS = 0, RESINSEL = DISABLE. $V_{INPUT}$ = 0.5 V, $V_{OUTPUT}$ = 0.5 V. - 9. When HCMDIS=1 and input common mode transitions the region from V<sub>OPA</sub>-1.4V to V<sub>OPA</sub>-1V, input offset will change. PSRR and CMRR specifications do not apply to this transition region. #### 4.1.21 Pulse Counter (PCNT) ### Table 4.48. Pulse Counter (PCNT) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------|-----------------|----------------------------------------------|-----|-----|-----|------| | Input frequency | F <sub>IN</sub> | Asynchronous Single and Quadrature Modes | _ | _ | 10 | MHz | | | | Sampled Modes with Debounce filter set to 0. | _ | _ | 8 | kHz | ### 4.1.22 Analog Port (APORT) ### Table 4.49. Analog Port (APORT) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------|--------------------|----------------------|-----|-----|-----|------| | Supply current <sup>2</sup> | I <sub>APORT</sub> | Operation in EM0/EM1 | _ | 7 | _ | μA | | | | Operation in EM2/EM3 | _ | 63 | _ | nA | - 1. Specified current is for continuous APORT operation. In applications where the APORT is not requested continuously (e.g. periodic ACMP requests from LESENSE in EM2), the average current requirements can be estimated by mutiplying the duty cycle of the requests by the specified continuous current number. - 2. Supply current increase that occurs when an analog peripheral requests access to APORT. This current is not included in reported module currents. Additional peripherals requesting access to APORT do not incur further current. ### 4.1.23 I2C ## 4.1.23.1 I2C Standard-mode (Sm)<sup>1</sup> Table 4.50. I2C Standard-mode (Sm)<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|------|------| | SCL clock frequency <sup>2</sup> | f <sub>SCL</sub> | | 0 | _ | 100 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 4.7 | _ | _ | μs | | SCL clock high time | t <sub>HIGH</sub> | | 4 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 250 | _ | _ | ns | | SDA hold time <sup>3</sup> | t <sub>HD_DAT</sub> | | 100 | _ | 3450 | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 4.7 | _ | _ | μs | | (Repeated) START condition hold time | t <sub>HD_STA</sub> | | 4 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 4 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 4.7 | _ | _ | μs | - 1. For CLHR set to 0 in the I2Cn\_CTRL register. - 2. For the minimum HFPERCLK frequency required in Standard-mode, refer to the I2C chapter in the reference manual. - 3. The maximum SDA hold time ( $t_{HD\ DAT}$ ) needs to be met only when the device does not stretch the low time of SCL ( $t_{LOW}$ ). ## 4.1.23.2 I2C Fast-mode (Fm)<sup>1</sup> Table 4.51. I2C Fast-mode (Fm)<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|-----|------| | SCL clock frequency <sup>2</sup> | f <sub>SCL</sub> | | 0 | _ | 400 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | SCL clock high time | t <sub>HIGH</sub> | | 0.6 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 100 | _ | _ | ns | | SDA hold time <sup>3</sup> | t <sub>HD_DAT</sub> | | 100 | _ | 900 | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.6 | _ | _ | μs | | (Repeated) START condition hold time | t <sub>HD_STA</sub> | | 0.6 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.6 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 1.3 | _ | _ | μs | - 1. For CLHR set to 1 in the I2Cn\_CTRL register. - 2. For the minimum HFPERCLK frequency required in Fast-mode, refer to the I2C chapter in the reference manual. - 3. The maximum SDA hold time (t<sub>HD.DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>). # 4.1.23.3 I2C Fast-mode Plus (Fm+)<sup>1</sup> Table 4.52. I2C Fast-mode Plus (Fm+)<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|------|-----|------|------| | SCL clock frequency <sup>2</sup> | f <sub>SCL</sub> | | 0 | _ | 1000 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 0.5 | _ | _ | μs | | SCL clock high time | t <sub>HIGH</sub> | | 0.26 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 50 | _ | _ | ns | | SDA hold time | t <sub>HD_DAT</sub> | | 100 | _ | _ | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.26 | _ | _ | μs | | (Repeated) START condition hold time | t <sub>HD_STA</sub> | | 0.26 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.26 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 0.5 | _ | _ | μs | - 1. For CLHR set to 0 or 1 in the I2Cn\_CTRL register. - 2. For the minimum HFPERCLK frequency required in Fast-mode Plus, refer to the I2C chapter in the reference manual. ### **4.1.24 USART SPI** ### **SPI Master Timing** Table 4.53. SPI Master Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|------------------------------|-----|------|------| | SCLK period <sup>1 3 2</sup> | t <sub>SCLK</sub> | | 2 *<br>t <sub>HFPERCLK</sub> | _ | _ | ns | | CS to MOSI <sup>1 3</sup> | t <sub>CS_MO</sub> | | -12.5 | _ | 14 | ns | | SCLK to MOSI <sup>1 3</sup> | t <sub>SCLK_MO</sub> | | -8.5 | _ | 10.5 | ns | | MISO setup time <sup>1 3</sup> | t <sub>SU_MI</sub> | IOVDD = 1.62 V | 90 | _ | _ | ns | | | | IOVDD = 3.0 V | 42 | _ | _ | ns | | MISO hold time <sup>1 3</sup> | t <sub>H_MI</sub> | | -9 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - $2.\,t_{HFPERCLK}$ is one period of the selected HFPERCLK. - 3. Measurement done with 8 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). Figure 4.1. SPI Master Timing Diagram ### **SPI Slave Timing** Table 4.54. SPI Slave Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|----------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------|------| | SCLK period <sup>1 3 2</sup> | t <sub>SCLK</sub> | | 6 *<br><sup>t</sup> HFPERCLK | _ | _ | ns | | SCLK high time <sup>1 3 2</sup> | t <sub>SCLK_HI</sub> | | 2.5 * the three th | _ | _ | ns | | SCLK low time <sup>1 3 2</sup> | t <sub>SCLK_LO</sub> | | 2.5 * the three th | _ | _ | ns | | CS active to MISO <sup>1 3</sup> | tcs_act_mi | | 4 | _ | 70 | ns | | CS disable to MISO <sup>1 3</sup> | tcs_dis_mi | | 4 | _ | 50 | ns | | MOSI setup time <sup>1 3</sup> | tsu_MO | | 8 | _ | _ | ns | | MOSI hold time <sup>1 3 2</sup> | t <sub>H_MO</sub> | | 7 | _ | _ | ns | | SCLK to MISO <sup>1 3 2</sup> | t <sub>SCLK_MI</sub> | | 10 + 1.5 * thfperclk | _ | 65 + 2.5 *<br>t <sub>HFPERCLK</sub> | ns | #### Note: - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - $2.\,t_{HFPERCLK}$ is one period of the selected HFPERCLK. - 3. Measurement done with 8 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). Figure 4.2. SPI Slave Timing Diagram ## 4.2 Typical Performance Curves Typical performance curves indicate typical characterized performance under the stated conditions. ### 4.2.1 Supply Current Figure 4.3. EM0 Active Mode Typical Supply Current vs. Temperature Figure 4.4. EM1 Sleep Mode Typical Supply Current vs. Temperature Typical supply current for EM2, EM3 and EM4H using standard software libraries from Silicon Laboratories. Figure 4.5. EM2, EM3, EM4H and EM4S Typical Supply Current vs. Temperature Figure 4.6. Typical EM2 with PLFRCO Current Consumption vs Rate of Temperature Change Figure 4.7. EM0 and EM1 Mode Typical Supply Current vs. Supply Typical supply current for EM2, EM3 and EM4H using standard software libraries from Silicon Laboratories. Figure 4.8. EM2, EM3, EM4H and EM4S Typical Supply Current vs. Supply ### 4.2.2 DC-DC Converter Default test conditions: CCM mode, LDCDC = $4.7 \mu H$ , CDCDC = $4.7 \mu F$ , VDCDC\_I = 3.3 V, VDCDC\_O = 1.8 V, FDCDC\_LN = 7 MHz Figure 4.9. DC-DC Converter Typical Performance Characteristics Figure 4.10. DC-DC Converter Transition Waveforms # 4.2.3 2.4 GHz Radio Figure 4.11. 2.4 GHz RF Transmitter Output Power Figure 4.12. 2.4 GHz RF Receiver Sensitivity # 5. Typical Connection Diagrams ### 5.1 Power Typical power supply connections for direct supply, without using the internal DC-DC converter, are shown in the following figure. Figure 5.1. EFR32BG14 Typical Application Circuit: Direct Supply Configuration without DC-DC converter Typical power supply circuits using the internal DC-DC converter are shown below. The MCU operates from the DC-DC converter supply. For low RF transmit power applications less than 13dBm, the RF PA may be supplied by the DC-DC converter. For OPNs supporting high power RF transmission, the RF PA must be directly supplied by VDD for RF transmit power greater than 13 dBm. Figure 5.2. EFR32BG14 Typical Application Circuit: Configuration with DC-DC converter (PAVDD from VDCDC) Figure 5.3. EFR32BG14 Typical Application Circuit: Configuration with DC-DC converter (PAVDD from VDD) ### 5.2 RF Matching Networks Typical RF matching network circuit diagrams are shown in Figure 5.4 Typical 2.4 GHz RF impedance-matching network circuits on page 116 for applications in the 2.4 GHz band, and in Figure 5.5 Typical Sub-GHz RF impedance-matching network circuits on page 116 for applications in the sub-GHz band. Application-specific component values can be found in the EFR32xG13 Reference Manual. For low RF transmit power applications less than 13 dBm, the two-element match is recommended. For OPNs supporting high power RF transmission, the four-element match is recommended for high RF transmit power (> 13 dBm). 2-Element Match for 2.4GHz Band 4-Element Match for 2.4GHz Band Figure 5.4. Typical 2.4 GHz RF impedance-matching network circuits Sub-GHz Match Topology I (169-500 MHz) Sub-GHz Match Topology 2 (500-915 MHz) Figure 5.5. Typical Sub-GHz RF impedance-matching network circuits # 5.3 Other Connections Other components or connections may be required to meet the system-level requirements. Application Note AN0002: "Hardware Design Considerations" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/32bit-appnotes). ### 6. Pin Definitions ### 6.1 QFN48 2.4 GHz and Sub-GHz Device Pinout Figure 6.1. QFN48 2.4 GHz and Sub-GHz Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.4 GPIO Functionality Table or 6.5 Alternate Functionality Overview. Table 6.1. QFN48 2.4 GHz and Sub-GHz Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |----------|--------|-----------------------------------|----------|--------|------------------------------------|--| | VSS | 0 | Ground | PF0 | 1 | GPIO (5V) | | | PF1 | 2 | GPIO (5V) | PF2 | 3 | GPIO (5V) | | | PF3 | 4 | GPIO (5V) | PF4 | 5 | GPIO (5V) | | | PF5 | 6 | GPIO (5V) | PF6 | 7 | GPIO (5V) | | | PF7 | 8 | GPIO (5V) | RFVDD | 9 | Radio power supply | | | HFXTAL_N | 10 | High Frequency Crystal input pin. | HFXTAL_P | 11 | High Frequency Crystal output pin. | | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|----------------------------------------------------------------------------------------------------------|--| | RESETn | 12 | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | SUBGRF_OP | 13 | Sub GHz Differential RF output, positive path. | | | SUBGRF_ON | 14 | Sub GHz Differential RF output, negative path. | SUBGRF_IP | 15 | Sub GHz Differential RF input, positive path. | | | SUBGRF_IN | 16 | Sub GHz Differential RF input, negative path. | RFVSS | 17 | Radio Ground | | | PAVSS | 18 | Power Amplifier (PA) voltage regulator VSS | 2G4RF_ION | 19 | 2.4 GHz Differential RF input/output, negative path. This pin should be externally grounded. | | | 2G4RF_IOP | 20 | 2.4 GHz Differential RF input/output, positive path. | PAVDD | 21 | Power Amplifier (PA) voltage regulator VDD input | | | PD13 | 22 | GPIO | PD14 | 23 | GPIO | | | PD15 | 24 | GPIO | PA0 | 25 | GPIO | | | PA1 | 26 | GPIO | PA2 | 27 | GPIO | | | PA3 | 28 | GPIO | PA4 | 29 | GPIO | | | PA5 | 30 | GPIO (5V) | PB11 | 31 | GPIO (5V) | | | PB12 | 32 | GPIO (5V) | PB13 | 33 | GPIO (5V) | | | AVDD | 34 | Analog power supply. | PB14 | 35 | GPIO | | | PB15 | 36 | GPIO | VREGVSS | 37 | Voltage regulator VSS | | | VREGSW | 38 | DCDC regulator switching node | VREGVDD | 39 | Voltage regulator VDD input | | | DVDD | 40 | Digital power supply. | DECOUPLE | 41 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. | | | IOVDD | 42 | Digital IO power supply. | PC6 | 43 | GPIO (5V) | | | PC7 | 44 | GPIO (5V) | PC8 | 45 | GPIO (5V) | | | PC9 | 46 | GPIO (5V) | PC10 | 47 | GPIO (5V) | | | PC11 | 48 | GPIO (5V) | | | | | # Note: - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PB11, PB12, and PB13 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. ### 6.2 QFN48 2.4 GHz Device Pinout Figure 6.2. QFN48 2.4 GHz Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.4 GPIO Functionality Table or 6.5 Alternate Functionality Overview. Table 6.2. QFN48 2.4 GHz Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |----------|--------|-----------------------------------|----------|--------|------------------------------------|--| | VSS | 0 | Ground | PF0 | 1 | GPIO (5V) | | | PF1 | 2 | GPIO (5V) | PF2 | 3 | GPIO (5V) | | | PF3 | 4 | GPIO (5V) | PF4 | 5 | GPIO (5V) | | | PF5 | 6 | GPIO (5V) | PF6 | 7 | GPIO (5V) | | | PF7 | 8 | GPIO (5V) | RFVDD | 9 | Radio power supply | | | HFXTAL_N | 10 | High Frequency Crystal input pin. | HFXTAL_P | 11 | High Frequency Crystal output pin. | | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|----------------------------------------------------------------------------------------------------------| | RESETn | 12 | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | NC | 13 | No Connect. | | RFVSS | 14 | Radio Ground | PAVSS | 15 | Power Amplifier (PA) voltage regulator VSS | | 2G4RF_ION | 16 | 2.4 GHz Differential RF input/output, negative path. This pin should be externally grounded. | 2G4RF_IOP | 17 | 2.4 GHz Differential RF input/output, positive path. | | PAVDD | 18 | Power Amplifier (PA) voltage regulator VDD input | PD10 | 19 | GPIO (5V) | | PD11 | 20 | GPIO (5V) | PD12 | 21 | GPIO (5V) | | PD13 | 22 | GPIO | PD14 | 23 | GPIO | | PD15 | 24 | GPIO | PA0 | 25 | GPIO | | PA1 | 26 | GPIO | PA2 | 27 | GPIO | | PA3 | 28 | GPIO | PA4 | 29 | GPIO | | PA5 | 30 | GPIO (5V) | PB11 | 31 | GPIO (5V) | | PB12 | 32 | GPIO (5V) | PB13 | 33 | GPIO (5V) | | AVDD | 34 | Analog power supply. | PB14 | 35 | GPIO | | PB15 | 36 | GPIO | VREGVSS | 37 | Voltage regulator VSS | | VREGSW | 38 | DCDC regulator switching node | VREGVDD | 39 | Voltage regulator VDD input | | DVDD | 40 | Digital power supply. | DECOUPLE | 41 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. | | IOVDD | 42 | Digital IO power supply. | PC6 | 43 | GPIO (5V) | | PC7 | 44 | GPIO (5V) | PC8 | 45 | GPIO (5V) | | PC9 | 46 | GPIO (5V) | PC10 | 47 | GPIO (5V) | | PC11 | 48 | GPIO (5V) | | | | # Note: - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PB11, PB12, and PB13 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. ### 6.3 QFN32 2.4 GHz Device Pinout Figure 6.3. QFN32 2.4 GHz Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.4 GPIO Functionality Table or 6.5 Alternate Functionality Overview. Table 6.3. QFN32 2.4 GHz Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|------------------------------------| | VSS | 0 | Ground | PF0 | 1 | GPIO (5V) | | PF1 | 2 | GPIO (5V) | PF2 | 3 | GPIO (5V) | | PF3 | 4 | GPIO (5V) | RFVDD | 5 | Radio power supply | | HFXTAL_N | 6 | High Frequency Crystal input pin. | HFXTAL_P | 7 | High Frequency Crystal output pin. | | RESETn | 8 | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | RFVSS | 9 | Radio Ground | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | | |-----------|--------|------------------------------------------------------|-----------|--------|----------------------------------------------------------------------------------------------------------|--| | PAVSS | 10 | Power Amplifier (PA) voltage regulator VSS | 2G4RF_ION | 11 | 2.4 GHz Differential RF input/output, negative path. This pin should be externally grounded. | | | 2G4RF_IOP | 12 | 2.4 GHz Differential RF input/output, positive path. | PAVDD | 13 | Power Amplifier (PA) voltage regulator VDD input | | | PD13 | 14 | GPIO | PD14 | 15 | GPIO | | | PD15 | 16 | GPIO | PA0 | 17 | GPIO | | | PA1 | 18 | GPIO | PB11 | 19 | GPIO (5V) | | | PB12 | 20 | GPIO (5V) | PB13 | 21 | GPIO (5V) | | | AVDD | 22 | Analog power supply. | PB14 | 23 | GPIO | | | PB15 | 24 | GPIO | VREGVSS | 25 | Voltage regulator VSS | | | VREGSW | 26 | DCDC regulator switching node | VREGVDD | 27 | Voltage regulator VDD input | | | DVDD | 28 | Digital power supply. | DECOUPLE | 29 | Decouple output for on-chip voltage regulator. An external decoupling capacitor is required at this pin. | | | IOVDD | 30 | Digital IO power supply. | PC10 | 31 | GPIO (5V) | | | PC11 | 32 | GPIO (5V) | | | | | # Note: - 1. GPIO with 5V tolerance are indicated by (5V). - 2. The pins PB11, PB12, and PB13 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins with 5V domains. # 6.4 GPIO Functionality Table A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of each GPIO pin, followed by the functionality available on that pin. Refer to 6.5 Alternate Functionality Overview for a list of GPIO locations available for each function. Table 6.4. GPIO Functionality Table | GPIO Name | | Pin Alterr | nate Functionality / De | escription | | |-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | | Analog | Timers | Communication | Radio | Other | | PF0 | BUSBY BUSAX | TIM0_CC0 #24 TIM0_CC1 #23 TIM0_CC2 #22 TIM0_CDTI0 #21 TIM0_CDTI1 #20 TIM0_CDTI2 #19 TIM1_CC0 #24 TIM1_CC1 #23 TIM1_CC2 #22 TIM1_CC3 #21 WTIM0_CDTI1 #30 WTIM0_CDTI2 #28 LETIM0_OUT0 #24 LETIM0_OUT1 #23 PCNT0_S0IN #24 PCNT0_S1IN #23 | US0_TX #24 US0_RX #23 US0_CLK #22 US0_CS #21 US0_CTS #20 US0_RTS #19 US1_TX #24 US1_RX #23 US1_CLK #22 US1_CS #21 US1_CTS #20 US1_RTS #19 LEU0_TX #24 LEU0_RX #23 I2C0_SDA #24 I2C0_SCL #23 | FRC_DCLK #24 FRC_DOUT #23 FRC_DFRAME #22 MODEM_DCLK #24 MODEM_DIN #23 MODEM_DOUT #22 MODEM_ANT0 #21 MODEM_ANT1 #20 | PRS_CH0 #0 PRS_CH1 #7 PRS_CH2 #6 PRS_CH3 #5 ACMP0_O #24 ACMP1_O #24 DBG_SWCLKTCK BOOT_TX | | PF1 | BUSAY BUSBX | TIM0_CC0 #25 TIM0_CC1 #24 TIM0_CC2 #23 TIM0_CDTI0 #22 TIM0_CDTI1 #21 TIM0_CDTI2 #20 TIM1_CC0 #25 TIM1_CC1 #24 TIM1_CC2 #23 TIM1_CC3 #22 WTIM0_CDTI1 #31 WTIM0_CDTI2 #29 LETIM0_OUT0 #25 LETIM0_OUT0 #25 PCNT0_S0IN #25 PCNT0_S1IN #24 | US0_TX #25 US0_RX #24 US0_CLK #23 US0_CS #22 US0_CTS #21 US0_RTS #20 US1_TX #25 US1_RX #24 US1_CLK #23 US1_CS #22 US1_CTS #21 US1_RTS #20 LEU0_TX #25 LEU0_RX #24 I2C0_SDA #25 I2C0_SCL #24 | FRC_DCLK #25 FRC_DOUT #24 FRC_DFRAME #23 MODEM_DCLK #25 MODEM_DIN #24 MODEM_DOUT #23 MODEM_ANT0 #22 MODEM_ANT1 #21 | PRS_CH0 #1 PRS_CH1 #0 PRS_CH2 #7 PRS_CH3 #6 ACMP0_O #25 ACMP1_O #25 DBG_SWDIOTMS BOOT_RX | | PF2 | BUSBY BUSAX | TIM0_CC0 #26 TIM0_CC1 #25 TIM0_CC2 #24 TIM0_CDTI0 #23 TIM0_CDTI1 #22 TIM0_CDTI2 #21 TIM1_CC0 #26 TIM1_CC1 #25 TIM1_CC2 #24 TIM1_CC3 #23 WTIM0_CDTI2 #30 LETIM0_OUT0 #26 LETIM0_OUT0 #26 PCNT0_S0IN #26 PCNT0_S1IN #25 | US0_TX #26<br>US0_RX #25<br>US0_CLK #24<br>US0_CS #23<br>US0_CTS #22<br>US0_RTS #21<br>US1_TX #26<br>US1_RX #25<br>US1_CLK #24<br>US1_CS #23<br>US1_CTS #22<br>US1_RTS #21<br>LEU0_TX #26<br>LEU0_RX #25<br>I2C0_SDA #26<br>I2C0_SCL #25 | FRC_DCLK #26 FRC_DOUT #25 FRC_DFRAME #24 MODEM_DCLK #26 MODEM_DIN #25 MODEM_DOUT #24 MODEM_ANT0 #23 MODEM_ANT1 #22 | CMU_CLK0 #6 PRS_CH0 #2 PRS_CH1 #1 PRS_CH2 #0 PRS_CH3 #7 ACMP0_O #26 ACMP1_O #26 DBG_TDO DBG_SWO #0 GPIO_EM4WU0 | | GPIO Name | | Pin Altern | nate Functionality / De | escription | | |-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | | Analog | Timers | Communication | Radio | Other | | PF3 | BUSAY BUSBX | TIM0_CC0 #27 TIM0_CC1 #26 TIM0_CC2 #25 TIM0_CDTI0 #24 TIM0_CDTI1 #23 TIM0_CDTI2 #22 TIM1_CC0 #27 TIM1_CC1 #26 TIM1_CC2 #25 TIM1_CC3 #24 WTIM0_CDTI2 #31 LETIM0_OUT0 #27 LETIM0_OUT1 #26 PCNT0_S0IN #27 PCNT0_S1IN #26 | US0_TX #27<br>US0_RX #26<br>US0_CLK #25<br>US0_CS #24<br>US0_CTS #23<br>US0_RTS #22<br>US1_TX #27<br>US1_RX #26<br>US1_CLK #25<br>US1_CS #24<br>US1_CTS #23<br>US1_RTS #22<br>LEU0_TX #27<br>LEU0_RX #26<br>I2C0_SDA #27<br>I2C0_SCL #26 | FRC_DCLK #27 FRC_DOUT #26 FRC_DFRAME #25 MODEM_DCLK #27 MODEM_DIN #26 MODEM_DOUT #25 MODEM_ANT0 #24 MODEM_ANT1 #23 | CMU_CLK1 #6 PRS_CH0 #3 PRS_CH1 #2 PRS_CH2 #1 PRS_CH3 #0 ACMP0_O #27 ACMP1_O #27 DBG_TDI | | PF4 | BUSBY BUSAX | TIM0_CC0 #28 TIM0_CC1 #27 TIM0_CC2 #26 TIM0_CDTI0 #25 TIM0_CDTI1 #24 TIM0_CDTI2 #23 TIM1_CC0 #28 TIM1_CC1 #27 TIM1_CC2 #26 TIM1_CC3 #25 LE- TIM0_OUT0 #28 LE- TIM0_OUT0 #28 LE- TIM0_OUT1 #27 PCNT0_S0IN #28 PCNT0_S1IN #27 | US0_TX #28 US0_RX #27 US0_CLK #26 US0_CS #25 US0_CTS #24 US0_RTS #23 US1_TX #28 US1_RX #27 US1_CLK #26 US1_CS #25 US1_CTS #24 US1_RTS #23 LEU0_TX #28 LEU0_RX #27 I2C0_SDA #28 I2C0_SCL #27 | FRC_DCLK #28 FRC_DOUT #27 FRC_DFRAME #26 MODEM_DCLK #28 MODEM_DIN #27 MODEM_DOUT #26 MODEM_ANT0 #25 MODEM_ANT1 #24 | PRS_CH0 #4 PRS_CH1 #3 PRS_CH2 #2 PRS_CH3 #1 ACMP0_O #28 ACMP1_O #28 | | PF5 | BUSAY BUSBX | TIM0_CC0 #29 TIM0_CC1 #28 TIM0_CC2 #27 TIM0_CDTI0 #26 TIM0_CDTI1 #25 TIM0_CDTI2 #24 TIM1_CC0 #29 TIM1_CC1 #28 TIM1_CC2 #27 TIM1_CC3 #26 LE- TIM0_OUT0 #29 LE- TIM0_OUT1 #28 PCNT0_S0IN #29 PCNT0_S1IN #28 | US0_TX #29<br>US0_RX #28<br>US0_CLK #27<br>US0_CS #26<br>US0_CTS #25<br>US0_RTS #24<br>US1_TX #29<br>US1_RX #28<br>US1_CLK #27<br>US1_CS #26<br>US1_CTS #25<br>US1_RTS #24<br>LEU0_TX #29<br>LEU0_RX #28<br>I2C0_SDA #29<br>I2C0_SCL #28 | FRC_DCLK #29 FRC_DOUT #28 FRC_DFRAME #27 MODEM_DCLK #29 MODEM_DIN #28 MODEM_DOUT #27 MODEM_ANT0 #26 MODEM_ANT1 #25 | PRS_CH0 #5<br>PRS_CH1 #4<br>PRS_CH2 #3<br>PRS_CH3 #2<br>ACMP0_O #29<br>ACMP1_O #29 | | <b>GPIO Name</b> | | Pin Alterr | nate Functionality / De | escription | | |------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | | Analog | Timers | Communication | Radio | Other | | PF6 | BUSBY BUSAX | TIM0_CC0 #30 TIM0_CC1 #29 TIM0_CC2 #28 TIM0_CDTI0 #27 TIM0_CDTI1 #26 TIM0_CDTI2 #25 TIM1_CC0 #30 TIM1_CC1 #29 TIM1_CC2 #28 TIM1_CC3 #27 LE- TIM0_OUT0 #30 LE- TIM0_OUT1 #29 PCNT0_S0IN #30 PCNT0_S1IN #29 | US0_TX #30<br>US0_RX #29<br>US0_CLK #28<br>US0_CS #27<br>US0_CTS #26<br>US0_RTS #25<br>US1_TX #30<br>US1_RX #29<br>US1_CLK #28<br>US1_CS #27<br>US1_CTS #26<br>US1_RTS #25<br>LEU0_TX #30<br>LEU0_RX #29<br>I2C0_SDA #30<br>I2C0_SCL #29 | FRC_DCLK #30 FRC_DOUT #29 FRC_DFRAME #28 MODEM_DCLK #30 MODEM_DIN #29 MODEM_DOUT #28 MODEM_ANT0 #27 MODEM_ANT1 #26 | CMU_CLK1 #7<br>PRS_CH0 #6<br>PRS_CH1 #5<br>PRS_CH2 #4<br>PRS_CH3 #3<br>ACMP0_O #30<br>ACMP1_O #30 | | PF7 | BUSAY BUSBX | TIM0_CC0 #31 TIM0_CC1 #30 TIM0_CC2 #29 TIM0_CDTI0 #28 TIM0_CDTI1 #27 TIM0_CDTI2 #26 TIM1_CC0 #31 TIM1_CC1 #30 TIM1_CC2 #29 TIM1_CC3 #28 LE- TIM0_OUT0 #31 LE- TIM0_OUT0 #31 LE- TIM0_OUT1 #30 PCNT0_S0IN #31 PCNT0_S1IN #30 | US0_TX #31<br>US0_RX #30<br>US0_CLK #29<br>US0_CS #28<br>US0_CTS #27<br>US0_RTS #26<br>US1_TX #31<br>US1_RX #30<br>US1_CLK #29<br>US1_CS #28<br>US1_CTS #27<br>US1_RTS #26<br>LEU0_TX #31<br>LEU0_RX #30<br>I2C0_SDA #31<br>I2C0_SCL #30 | FRC_DCLK #31 FRC_DOUT #30 FRC_DFRAME #29 MODEM_DCLK #31 MODEM_DIN #30 MODEM_DOUT #29 MODEM_ANT0 #28 MODEM_ANT1 #27 | CMU_CLKI0 #1 CMU_CLK0 #7 PRS_CH0 #7 PRS_CH1 #6 PRS_CH2 #5 PRS_CH3 #4 ACMP0_O #31 ACMP1_O #31 GPIO_EM4WU1 | | PD10 | BUSDY BUSCX | TIM0_CC0 #18 TIM0_CC1 #17 TIM0_CC2 #16 TIM0_CDTI0 #15 TIM0_CDTI1 #14 TIM0_CDTI2 #13 TIM1_CC0 #18 TIM1_CC1 #17 TIM1_CC2 #16 TIM1_CC3 #15 WTIM0_CDTI0 #26 WTIM0_CDTI0 #24 WTIM0_CDTI1 #24 WTIM0_CDTI1 #24 WTIM0_CDTI2 #22 LETIM0_OUT0 #18 LETIM0_OUT0 #18 LETIM0_S0IN #18 PCNT0_S0IN #17 | US0_TX #18 US0_RX #17 US0_CLK #16 US0_CS #15 US0_CTS #14 US0_RTS #13 US1_TX #18 US1_RX #17 US1_CLK #16 US1_CS #15 US1_CTS #14 US1_RTS #13 LEU0_TX #18 LEU0_RX #17 I2C0_SDA #18 I2C0_SCL #17 | FRC_DCLK #18 FRC_DOUT #17 FRC_DFRAME #16 MODEM_DCLK #18 MODEM_DIN #17 MODEM_DOUT #16 MODEM_ANT0 #15 MODEM_ANT1 #14 | CMU_CLK1 #4 PRS_CH3 #9 PRS_CH4 #1 PRS_CH5 #0 PRS_CH6 #12 ACMP0_O #18 ACMP1_O #18 LES_CH2 | | GPIO Name | | Pin Alteri | nate Functionality / De | escription | | |-----------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | | Analog | Timers | Communication | Radio | Other | | PD11 | BUSCY BUSDX | TIMO_CC0 #19 TIMO_CC1 #18 TIMO_CC1 #18 TIMO_CC2 #17 TIMO_CDTI0 #16 TIMO_CDTI1 #15 TIMO_CDTI2 #14 TIM1_CC0 #19 TIM1_CC1 #18 TIM1_CC2 #17 TIM1_CC3 #16 WTIM0_CC2 #31 WTIM0_CDTI0 #27 WTIM0_CDTI0 #27 WTIMO_CDTI1 #25 WTIMO_CDTI2 #23 LETIMO_OUT0 #19 LETIMO_OUT1 #18 PCNT0_S0IN #19 PCNT0_S1IN #18 | US0_TX #19 US0_RX #18 US0_CLK #17 US0_CS #16 US0_CTS #15 US0_RTS #14 US1_TX #19 US1_RX #18 US1_CLK #17 US1_CS #16 US1_CTS #15 US1_RTS #14 LEU0_TX #19 LEU0_RX #18 12C0_SDA #19 12C0_SCL #18 | FRC_DCLK #19 FRC_DOUT #18 FRC_DFRAME #17 MODEM_DCLK #19 MODEM_DIN #18 MODEM_DOUT #17 MODEM_ANT0 #16 MODEM_ANT1 #15 | PRS_CH3 #10 PRS_CH4 #2 PRS_CH5 #1 PRS_CH6 #13 ACMP0_O #19 ACMP1_O #19 LES_CH3 | | PD12 | VDAC0_OUT1ALT /<br>OPA1_OUTALT #0<br>BUSDY BUSCX | TIMO_CC0 #20 TIMO_CC1 #19 TIMO_CC2 #18 TIMO_CDTI0 #17 TIMO_CDTI1 #16 TIMO_CDTI2 #15 TIM1_CC0 #20 TIM1_CC1 #19 TIM1_CC2 #18 TIM1_CC3 #17 WTIM0_CDTI0 #28 WTIM0_CDTI1 #26 WTIMO_CDTI2 #24 LETIMO_OUT0 #20 LETIMO_OUT1 #19 PCNT0_S0IN #20 PCNT0_S1IN #19 | US0_TX #20<br>US0_RX #19<br>US0_CLK #18<br>US0_CS #17<br>US0_CTS #16<br>US0_RTS #15<br>US1_TX #20<br>US1_RX #19<br>US1_CLK #18<br>US1_CS #17<br>US1_CTS #16<br>US1_RTS #15<br>LEU0_TX #20<br>LEU0_RX #19<br>I2C0_SDA #20<br>I2C0_SCL #19 | FRC_DCLK #20 FRC_DOUT #19 FRC_DFRAME #18 MODEM_DCLK #20 MODEM_DIN #19 MODEM_DOUT #18 MODEM_ANT0 #17 MODEM_ANT1 #16 | PRS_CH3 #11 PRS_CH4 #3 PRS_CH5 #2 PRS_CH6 #14 ACMP0_O #20 ACMP1_O #20 LES_CH4 | | PD13 | VDAC0_OUT0ALT /<br>OPA0_OUTALT #1<br>BUSCY BUSDX<br>OPA1_P | TIM0_CC0 #21 TIM0_CC1 #20 TIM0_CC2 #19 TIM0_CDTI0 #18 TIM0_CDTI1 #17 TIM0_CDTI2 #16 TIM1_CC0 #21 TIM1_CC1 #20 TIM1_CC2 #19 TIM1_CC3 #18 WTIM0_CDTI0 #29 WTIM0_CDTI1 #27 WTIM0_CDTI2 #25 LETIM0_OUT0 #21 LETIM0_OUT1 #20 PCNT0_S0IN #21 PCNT0_S1IN #20 | US0_TX #21 US0_RX #20 US0_CLK #19 US0_CS #18 US0_CTS #17 US0_RTS #16 US1_TX #21 US1_RX #20 US1_CLK #19 US1_CS #18 US1_CTS #17 US1_RTS #16 LEU0_TX #21 LEU0_RX #20 I2C0_SDA #21 I2C0_SCL #20 | FRC_DCLK #21 FRC_DOUT #20 FRC_DFRAME #19 MODEM_DCLK #21 MODEM_DIN #20 MODEM_DOUT #19 MODEM_ANT0 #18 MODEM_ANT1 #17 | PRS_CH3 #12<br>PRS_CH4 #4<br>PRS_CH5 #3<br>PRS_CH6 #15<br>ACMP0_O #21<br>ACMP1_O #21<br>LES_CH5 | | GPIO Name | Pin Alternate Functionality / Description | | | | | | |-----------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--| | | Analog | Timers | Communication | Radio | Other | | | PD14 | BUSDY BUSCX<br>VDAC0_OUT1 /<br>OPA1_OUT | TIMO_CC0 #22 TIMO_CC1 #21 TIMO_CC2 #20 TIMO_CDTI0 #19 TIMO_CDTI1 #18 TIMO_CDTI2 #17 TIM1_CC0 #22 TIM1_CC1 #21 TIM1_CC2 #20 TIM1_CC3 #19 WTIM0_CDTI0 #30 WTIM0_CDTI1 #28 WTIM0_CDTI2 #26 LETIMO_OUT0 #22 LETIMO_OUT1 #21 PCNT0_S0IN #22 PCNT0_S1IN #21 | US0_TX #22<br>US0_RX #21<br>US0_CLK #20<br>US0_CS #19<br>US0_CTS #18<br>US0_RTS #17<br>US1_TX #22<br>US1_RX #21<br>US1_CLK #20<br>US1_CS #19<br>US1_CTS #18<br>US1_RTS #17<br>LEU0_TX #22<br>LEU0_RX #21<br>I2C0_SDA #22<br>I2C0_SCL #21 | FRC_DCLK #22 FRC_DOUT #21 FRC_DFRAME #20 MODEM_DCLK #22 MODEM_DIN #21 MODEM_DOUT #20 MODEM_ANT0 #19 MODEM_ANT1 #18 | CMU_CLK0 #5 PRS_CH3 #13 PRS_CH4 #5 PRS_CH5 #4 PRS_CH6 #16 ACMP0_O #22 ACMP1_O #22 LES_CH6 GPIO_EM4WU4 | | | PD15 | VDAC0_OUT0ALT /<br>OPA0_OUTALT #2<br>BUSCY BUSDX<br>OPA1_N | TIMO_CC0 #23 TIMO_CC1 #22 TIMO_CC2 #21 TIMO_CDTI0 #20 TIMO_CDTI1 #19 TIMO_CDTI2 #18 TIM1_CC0 #23 TIM1_CC1 #22 TIM1_CC2 #21 TIM1_CC3 #20 WTIM0_CDTI0 #31 WTIM0_CDTI1 #29 WTIM0_CDTI1 #29 WTIMO_CDTI2 #27 LETIMO_OUT0 #23 LETIMO_OUT1 #22 PCNT0_S0IN #23 PCNT0_S1IN #22 | US0_TX #23<br>US0_RX #22<br>US0_CLK #21<br>US0_CS #20<br>US0_CTS #19<br>US0_RTS #18<br>US1_TX #23<br>US1_RX #22<br>US1_CLK #21<br>US1_CS #20<br>US1_CTS #19<br>US1_RTS #18<br>LEU0_TX #23<br>LEU0_RX #22<br>I2C0_SDA #23<br>I2C0_SCL #22 | FRC_DCLK #23 FRC_DOUT #22 FRC_DFRAME #21 MODEM_DCLK #23 MODEM_DIN #22 MODEM_DOUT #21 MODEM_ANT0 #20 MODEM_ANT1 #19 | CMU_CLK1 #5 PRS_CH3 #14 PRS_CH4 #6 PRS_CH5 #5 PRS_CH6 #17 ACMP0_O #23 ACMP1_O #23 LES_CH7 DBG_SWO #2 | | | PA0 | BUSDY BUSCX<br>ADC0_EXTN | TIM0_CC0 #0 TIM0_CC1 #31 TIM0_CC2 #30 TIM0_CDTI0 #29 TIM0_CDTI1 #28 TIM0_CDTI2 #27 TIM1_CC0 #0 TIM1_CC1 #31 TIM1_CC2 #30 TIM1_CC3 #29 WTIM0_CC0 #0 LE- TIM0_OUT0 #0 LE- TIM0_OUT0 #0 LE- TIM0_OUT1 #31 PCNT0_S0IN #0 PCNT0_S1IN #31 | US0_TX #0 US0_RX<br>#31 US0_CLK #30<br>US0_CS #29<br>US0_CTS #28<br>US0_RTS #27<br>US1_TX #0 US1_RX<br>#31 US1_CLK #30<br>US1_CS #29<br>US1_CTS #28<br>US1_RTS #27<br>LEU0_TX #0<br>LEU0_RX #31<br>I2C0_SDA #0<br>I2C0_SCL #31 | FRC_DCLK #0 FRC_DOUT #31 FRC_DFRAME #30 MODEM_DCLK #0 MODEM_DIN #31 MODEM_DOUT #30 MODEM_ANT0 #29 MODEM_ANT1 #28 | CMU_CLK1 #0 PRS_CH6 #0 PRS_CH7 #10 PRS_CH8 #9 PRS_CH9 #8 ACMP0_O #0 ACMP1_O #0 LES_CH8 | | | GPIO Name | | Pin Alter | nate Functionality / De | escription | | |-----------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | | Analog | Timers | Communication | Radio | Other | | PA1 | BUSCY BUSDX<br>ADC0_EXTP<br>VDAC0_EXT | TIM0_CC0 #1 TIM0_CC1 #0 TIM0_CC2 #31 TIM0_CDTI0 #30 TIM0_CDTI1 #29 TIM0_CDTI2 #28 TIM1_CC0 #1 TIM1_CC1 #0 TIM1_CC2 #31 TIM1_CC3 #30 WTIM0_CC0 #1 LE- TIM0_OUT0 #1 LE- TIM0_OUT1 #0 PCNT0_S0IN #1 PCNT0_S1IN #0 | US0_TX #1 US0_RX #0 US0_CLK #31 | FRC_DCLK #1 FRC_DOUT #0 FRC_DFRAME #31 MODEM_DCLK #1 MODEM_DIN #0 MODEM_DOUT #31 MODEM_ANTO #30 MODEM_ANT1 #29 | CMU_CLK0 #0 PRS_CH6 #1 PRS_CH7 #0 PRS_CH8 #10 PRS_CH9 #9 ACMP0_O #1 ACMP1_O #1 LES_CH9 | | PA2 | VDAC0_OUT1ALT /<br>OPA1_OUTALT #1<br>BUSDY BUSCX<br>OPA0_P | TIM0_CC0 #2 TIM0_CC1 #1 TIM0_CC2 #0 TIM0_CDTI0 #31 TIM0_CDTI1 #30 TIM0_CDTI2 #29 TIM1_CC0 #2 TIM1_CC1 #1 TIM1_CC2 #0 TIM1_CC3 #31 WTIM0_CC0 #2 WTIM0_CC1 #0 LE- TIM0_OUT0 #2 LE- TIM0_OUT1 #1 PCNT0_S0IN #2 PCNT0_S1IN #1 | US0_TX #2 US0_RX<br>#1 US0_CLK #0<br>US0_CS #31<br>US0_CTS #30<br>US0_RTS #29<br>US1_TX #2 US1_RX<br>#1 US1_CLK #0<br>US1_CS #31<br>US1_CTS #30<br>US1_RTS #29<br>LEU0_TX #2<br>LEU0_RX #1<br>I2C0_SDA #2<br>I2C0_SCL #1 | FRC_DCLK #2 FRC_DOUT #1 FRC_DFRAME #0 MODEM_DCLK #2 MODEM_DIN #1 MODEM_DOUT #0 MODEM_ANTO #31 MODEM_ANT1 #30 | PRS_CH6 #2<br>PRS_CH7 #1<br>PRS_CH8 #0<br>PRS_CH9 #10<br>ACMP0_O #2<br>ACMP1_O #2<br>LES_CH10 | | PA3 | BUSCY BUSDX<br>VDAC0_OUT0 /<br>OPA0_OUT | TIM0_CC0 #3 TIM0_CC1 #2 TIM0_CC2 #1 TIM0_CDTI0 #0 TIM0_CDTI1 #31 TIM0_CDTI2 #30 TIM1_CC0 #3 TIM1_CC1 #2 TIM1_CC2 #1 TIM1_CC3 #0 WTIM0_CC0 #3 WTIM0_CC1 #1 LE- TIM0_OUT0 #3 LE- TIM0_OUT1 #2 PCNT0_S0IN #3 PCNT0_S1IN #2 | US0_TX #3 US0_RX #2 US0_CLK #1 | FRC_DCLK #3 FRC_DOUT #2 FRC_DFRAME #1 MODEM_DCLK #3 MODEM_DIN #2 MODEM_DOUT #1 MODEM_ANT0 #0 MODEM_ANT1 #31 | PRS_CH6 #3 PRS_CH7 #2 PRS_CH8 #1 PRS_CH9 #0 ACMP0_O #3 ACMP1_O #3 LES_CH11 GPIO_EM4WU8 | | GPIO Name | Pin Alternate Functionality / Description | | | | | | | | | | |-----------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--| | | Analog | Timers | Communication | Radio | Other | | | | | | | PA4 | VDAC0_OUT1ALT /<br>OPA1_OUTALT #2<br>BUSDY BUSCX<br>OPA0_N | TIMO_CC0 #4 TIMO_CC1 #3 TIMO_CC2 #2 TIMO_CDTI0 #1 TIMO_CDTI1 #0 TIMO_CDTI2 #31 TIM1_CC0 #4 TIM1_CC1 #3 TIM1_CC2 #2 TIM1_CC3 #1 WTIM0_CC0 #4 WTIM0_CC1 #2 WTIM0_CC2 #0 LE- TIM0_OUT0 #4 LE- TIM0_OUT1 #3 PCNT0_S0IN #4 PCNT0_S1IN #3 | US0_TX #4 US0_RX #3 US0_CLK #2 US0_CS #1 US0_CTS #0 US0_RTS #31 US1_TX #4 US1_RX #3 US1_CLK #2 US1_CS #1 US1_CTS #0 US1_RTS #31 LEU0_TX #4 LEU0_RX #3 I2C0_SDA #4 I2C0_SCL #3 | FRC_DCLK #4 FRC_DOUT #3 FRC_DFRAME #2 MODEM_DCLK #4 MODEM_DIN #3 MODEM_DOUT #2 MODEM_ANT0 #1 MODEM_ANT1 #0 | PRS_CH6 #4 PRS_CH7 #3 PRS_CH8 #2 PRS_CH9 #1 ACMP0_O #4 ACMP1_O #4 LES_CH12 | | | | | | | PA5 | VDAC0_OUT0ALT /<br>OPA0_OUTALT #0<br>BUSCY BUSDX | TIM0_CC0 #5 TIM0_CC1 #4 TIM0_CC2 #3 TIM0_CDTI0 #2 TIM0_CDTI1 #1 TIM0_CDTI2 #0 TIM1_CC0 #5 TIM1_CC1 #4 TIM1_CC2 #3 TIM1_CC3 #2 WTIM0_CC0 #5 WTIM0_CC1 #3 WTIM0_CC2 #1 LE- TIM0_OUT0 #5 LE- TIM0_OUT1 #4 PCNT0_S0IN #5 PCNT0_S1IN #4 | US0_TX #5 US0_RX #4 US0_CLK #3 | FRC_DCLK #5 FRC_DOUT #4 FRC_DFRAME #3 MODEM_DCLK #5 MODEM_DIN #4 MODEM_DOUT #3 MODEM_ANTO #2 MODEM_ANT1 #1 | CMU_CLKI0 #4 PRS_CH6 #5 PRS_CH7 #4 PRS_CH8 #3 PRS_CH9 #2 ACMP0_O #5 ACMP1_O #5 LES_CH13 | | | | | | | PB11 | BUSCY BUSDX | TIM0_CC0 #6 TIM0_CC1 #5 TIM0_CC2 #4 TIM0_CDTI0 #3 TIM0_CDTI1 #2 TIM0_CDTI2 #1 TIM1_CC0 #6 TIM1_CC1 #5 TIM1_CC2 #4 TIM1_CC3 #3 WTIM0_CC0 #15 WTIM0_CC1 #13 WTIM0_CC1 #13 WTIM0_CC1 #14 WTIM0_CDTI0 #7 WTIM0_CDTI0 #7 WTIM0_CDTI1 #5 WTIM0_CDTI2 #3 LETIM0_OUT0 #6 LETIM0_OUT1 #5 PCNT0_S0IN #6 PCNT0_S1IN #5 | US0_TX #6 US0_RX<br>#5 US0_CLK #4<br>US0_CS #3<br>US0_CTS #2<br>US0_RTS #1<br>US1_TX #6 US1_RX<br>#5 US1_CLK #4<br>US1_CTS #2<br>US1_RTS #1<br>LEU0_TX #6<br>LEU0_RX #5<br>I2C0_SDA #6<br>I2C0_SCL #5 | FRC_DCLK #6 FRC_DOUT #5 FRC_DFRAME #4 MODEM_DCLK #6 MODEM_DIN #5 MODEM_DOUT #4 MODEM_ANT0 #3 MODEM_ANT1 #2 | PRS_CH6 #6<br>PRS_CH7 #5<br>PRS_CH8 #4<br>PRS_CH9 #3<br>ACMP0_O #6<br>ACMP1_O #6 | | | | | | | GPIO Name | Pin Alternate Functionality / Description | | | | | | | | | | |-----------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | Analog | Timers | Communication | Radio | Other | | | | | | | PB12 | BUSDY BUSCX | TIMO_CC0 #7 TIMO_CC1 #6 TIMO_CC2 #5 TIMO_CDTI0 #4 TIMO_CDTI1 #3 TIMO_CDTI2 #2 TIM1_CC0 #7 TIM1_CC1 #6 TIM1_CC2 #5 TIM1_CC3 #4 WTIM0_CC0 #16 WTIM0_CC1 #14 WTIM0_CC1 #14 WTIM0_CC1 #14 WTIM0_CDTI0 #8 WTIM0_CDTI0 #8 WTIM0_CDTI1 #6 WTIM0_CDTI2 #4 LETIM0_OUT1 #6 PCNT0_S0IN #7 PCNT0_S1IN #6 | US0_TX #7 US0_RX<br>#6 US0_CLK #5<br>US0_CS #4<br>US0_CTS #3<br>US0_RTS #2<br>US1_TX #7 US1_RX<br>#6 US1_CLK #5<br>US1_CTS #4<br>US1_CTS #3<br>US1_RTS #2<br>LEU0_TX #7<br>LEU0_RX #6<br>I2C0_SDA #7<br>I2C0_SCL #6 | FRC_DCLK #7 FRC_DOUT #6 FRC_DFRAME #5 MODEM_DCLK #7 MODEM_DIN #6 MODEM_DOUT #5 MODEM_ANTO #4 MODEM_ANT1 #3 | PRS_CH6 #7<br>PRS_CH7 #6<br>PRS_CH8 #5<br>PRS_CH9 #4<br>ACMP0_O #7<br>ACMP1_O #7 | | | | | | | PB13 | BUSCY BUSDX | TIMO_CC0 #8 TIMO_CC1 #7 TIMO_CC2 #6 TIMO_CDTI0 #5 TIMO_CDTI1 #4 TIMO_CDTI2 #3 TIM1_CC0 #8 TIM1_CC1 #7 TIM1_CC2 #6 TIM1_CC3 #5 WTIM0_CC0 #17 WTIM0_CC1 #15 WTIM0_CC1 #15 WTIM0_CDTI0 #9 WTIM0_CDTI0 #9 WTIM0_CDTI1 #7 WTIM0_CDTI2 #5 LETIM0_OUT1 #7 PCNT0_S0IN #8 PCNT0_S1IN #7 | US0_TX #8 US0_RX<br>#7 US0_CLK #6<br>US0_CS #5<br>US0_CTS #4<br>US0_RTS #3<br>US1_TX #8 US1_RX<br>#7 US1_CLK #6<br>US1_CTS #4<br>US1_RTS #3<br>LEU0_TX #8<br>LEU0_RX #7<br>I2C0_SDA #8<br>I2C0_SCL #7 | FRC_DCLK #8 FRC_DOUT #7 FRC_DFRAME #6 MODEM_DCLK #8 MODEM_DIN #7 MODEM_DOUT #6 MODEM_ANTO #5 MODEM_ANT1 #4 | CMU_CLKI0 #0 PRS_CH6 #8 PRS_CH7 #7 PRS_CH8 #6 PRS_CH9 #5 ACMP0_O #8 ACMP1_O #8 DBG_SWO #1 GPIO_EM4WU9 | | | | | | | PB14 | BUSDY BUSCX<br>LFXTAL_N | TIMO_CC0 #9 TIMO_CC1 #8 TIMO_CC2 #7 TIMO_CDTI0 #6 TIMO_CDTI1 #5 TIMO_CDTI2 #4 TIM1_CC0 #9 TIM1_CC1 #8 TIM1_CC2 #7 TIM1_CC3 #6 WTIM0_CC0 #18 WTIM0_CC0 #16 WTIM0_CC1 #16 WTIM0_CDTI0 #10 WTIM0_CDTI0 #10 WTIM0_CDTI1 #8 WTIM0_CDTI1 #8 WTIM0_CDTI2 #6 LETIM0_OUT1 #8 PCNT0_S0IN #9 PCNT0_S1IN #8 | US0_TX #9 US0_RX #8 US0_CLK #7 | FRC_DCLK #9 FRC_DOUT #8 FRC_DFRAME #7 MODEM_DCLK #9 MODEM_DIN #8 MODEM_DOUT #7 MODEM_ANTO #6 MODEM_ANT1 #5 | CMU_CLK1 #1<br>PRS_CH6 #9<br>PRS_CH7 #8<br>PRS_CH8 #7<br>PRS_CH9 #6<br>ACMP0_O #9<br>ACMP1_O #9 | | | | | | | GPIO Name | Pin Alternate Functionality / Description | | | | | | | | | | |-----------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | Analog | Timers | Communication | Radio | Other | | | | | | | PB15 | BUSCY BUSDX<br>LFXTAL_P | TIMO_CC0 #10 TIMO_CC1 #9 TIMO_CC2 #8 TIMO_CDTI0 #7 TIMO_CDTI1 #6 TIMO_CDTI2 #5 TIM1_CC0 #10 TIM1_CC1 #9 TIM1_CC3 #7 WTIM0_CC0 #19 WTIM0_CC0 #19 WTIM0_CC1 #17 WTIM0_CC2 #15 WTIM0_CDTI0 #11 WTIM0_CDTI0 #11 WTIM0_CDTI1 #9 WTIM0_CDTI1 #9 WTIM0_CDTI2 #7 LETIM0_OUT0 #10 LETIM0_OUT1 #9 PCNT0_S0IN #10 PCNT0_S1IN #9 | TIMO_CC2 #8 TIMO_CDTIO #7 TIMO_CDTIO #7 TIMO_CDTI1 #6 TIMO_CDTI1 #6 TIMO_CDTI2 #5 TIM1_CC0 #10 TIM1_CC1 #9 TIM1_CC2 #8 TIM1_CC2 #8 TIM1_CC3 #7 WTIMO_CC0 #19 WTIMO_CC1 #17 WTIMO_CC2 #15 WTIMO_CDTIO #11 WTIMO_CDTIO #11 WTIMO_CDTIO #11 WTIMO_CDTIO #10 LETIMO_OUT1 #9 PCNTO_SOIN #10 USO_CX #9 USO_CK #8 USO_CK #8 USO_CK #8 USO_CK #8 USO_CX #9 USO_CTS #6 USO_CTS #6 USO_CTS #6 USO_CTS #6 USO_CTS #7 USO_CTS #6 USO_CTS #7 USO_CTS #6 USO_CTS #7 USO_CTS #6 USO_CTS #7 USO_CTS #6 USO_CTS #7 USO_CTS #6 USO_CTS #7 USO_CS #7 USO_CS #7 USO_CS #7 USO_CS #7 USO_CS #7 USO_CS #7 USO_CTS #6 USO_CTS #7 USO_CTS #7 USO_CS #7 USO_CTS #7 USO_CTS #7 USO_CS #7 USO_CTS #7 USO_CTS #7 USO_CS #7 USO_CTS #6 | | CMU_CLK0 #1<br>PRS_CH6 #10<br>PRS_CH7 #9<br>PRS_CH8 #8<br>PRS_CH9 #7<br>ACMP0_O #10<br>ACMP1_O #10 | | | | | | | PC6 | BUSBY BUSAX | TIMO_CC0 #11 TIMO_CC1 #10 TIMO_CC2 #9 TIMO_CDTI0 #8 TIMO_CDTI1 #7 TIMO_CDTI2 #6 TIM1_CC0 #11 TIM1_CC1 #10 TIM1_CC3 #8 WTIM0_CC0 #26 WTIM0_CC0 #26 WTIM0_CC1 #24 WTIM0_CC1 #24 WTIM0_CC1 #24 WTIM0_CDTI0 #18 WTIM0_CDTI0 #18 WTIM0_CDTI0 #18 UTIM0_CDTI1 #16 WTIM0_OUT1 #10 PCNT0_S0IN #11 PCNT0_S1IN #10 | US0_TX #11 US0_RX #10 US0_CLK #9 US0_CS #8 US0_CTS #7 US0_RTS #6 US1_TX #11 US1_RX #10 US1_CLK #9 US1_CS #8 US1_CTS #7 US1_RTS #6 LEU0_TX #11 LEU0_RX #10 I2C0_SDA #11 I2C0_SCL #10 | FRC_DCLK #11 FRC_DOUT #10 FRC_DFRAME #9 MODEM_DCLK #11 MODEM_DIN #10 MODEM_DOUT #9 MODEM_ANTO #8 MODEM_ANT1 #7 | CMU_CLK0 #2<br>CMU_CLKI0 #2<br>PRS_CH0 #8<br>PRS_CH9 #11<br>PRS_CH10 #0<br>PRS_CH11 #5<br>ACMP0_O #11<br>ACMP1_O #11 | | | | | | | PC7 | BUSAY BUSBX | TIMO_CC0 #12 TIMO_CC1 #11 TIMO_CC2 #10 TIMO_CDTI0 #9 TIMO_CDTI1 #8 TIMO_CDTI2 #7 TIM1_CC0 #12 TIM1_CC1 #11 TIM1_CC2 #10 TIM1_CC3 #9 WTIM0_CC1 #25 WTIM0_CC1 #25 WTIM0_CC1 #25 WTIM0_CC1 #25 WTIM0_CDTI0 #19 WTIM0_CDTI0 #19 WTIM0_CDTI0 #17 WTIM0_CDTI1 #17 WTIM0_CDTI2 #15 LETIM0_OUT0 #12 LETIM0_OUT1 #11 PCNT0_S0IN #12 PCNT0_S1IN #11 | US0_TX #12<br>US0_RX #11<br>US0_CLK #10<br>US0_CS #9<br>US0_CTS #8<br>US0_RTS #7<br>US1_TX #12<br>US1_RX #11<br>US1_CLK #10<br>US1_CS #9<br>US1_CTS #8<br>US1_RTS #7<br>LEU0_TX #12<br>LEU0_RX #11<br>I2C0_SDA #12<br>I2C0_SCL #11 | FRC_DCLK #12 FRC_DOUT #11 FRC_DFRAME #10 MODEM_DCLK #12 MODEM_DIN #11 MODEM_DOUT #10 MODEM_ANTO #9 MODEM_ANT1 #8 | CMU_CLK1 #2<br>PRS_CH0 #9<br>PRS_CH9 #12<br>PRS_CH10 #1<br>PRS_CH11 #0<br>ACMP0_O #12<br>ACMP1_O #12 | | | | | | | GPIO Name | Pin Alternate Functionality / Description Analog Timers Communication Radio Other | | | | | | | | | | |-----------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--| | | Analog | Timers | Communication | ation Radio ( | | | | | | | | PC8 | BUSBY BUSAX | TIMO_CC0 #13 TIMO_CC1 #12 TIMO_CC2 #11 TIMO_CDTI0 #10 TIMO_CDTI1 #9 TIMO_CDTI2 #8 TIM1_CC0 #13 TIM1_CC1 #12 TIM1_CC2 #11 TIM1_CC3 #10 WTIM0_CC0 #28 WTIM0_CC1 #26 WTIM0_CC1 #26 WTIM0_CDTI0 #20 WTIM0_CDTI0 #20 WTIMO_CDTI1 #18 WTIMO_CDTI2 #16 LETIMO_OUT1 #13 LETIMO_OUT1 #12 PCNT0_S0IN #13 PCNT0_S1IN #12 | US0_TX #13<br>US0_RX #12<br>US0_CLK #11<br>US0_CS #10<br>US0_CTS #9<br>US0_RTS #8<br>US1_TX #13<br>US1_RX #12<br>US1_CLK #11<br>US1_CS #10<br>US1_CTS #9<br>US1_RTS #8<br>LEU0_TX #13<br>LEU0_RX #12<br>I2C0_SDA #13<br>I2C0_SCL #12 | FRC_DCLK #13 FRC_DOUT #12 FRC_DFRAME #11 MODEM_DCLK #13 MODEM_DIN #12 MODEM_DOUT #11 MODEM_ANT0 #10 MODEM_ANT1 #9 | PRS_CH0 #10<br>PRS_CH9 #13<br>PRS_CH10 #2<br>PRS_CH11 #1<br>ACMP0_O #13<br>ACMP1_O #13 | | | | | | | PC9 | BUSAY BUSBX | TIMO_CC0 #14 TIMO_CC1 #13 TIMO_CC2 #12 TIMO_CDTI0 #11 TIMO_CDTI1 #10 TIMO_CDTI2 #9 TIM1_CC0 #14 TIM1_CC1 #13 TIM1_CC2 #12 TIM1_CC3 #11 WTIM0_CC0 #29 WTIM0_CC1 #27 WTIM0_CC1 #27 WTIM0_CDTI0 #21 WTIM0_CDTI1 #19 WTIM0_CDTI1 #19 WTIMO_CDTI2 #17 LETIMO_OUT1 #13 PCNT0_S0IN #14 PCNT0_S1IN #13 | US0_TX #14 US0_RX #13 US0_CLK #12 US0_CS #11 US0_CTS #10 US0_RTS #9 US1_TX #14 US1_RX #13 US1_CLK #12 US1_CS #11 US1_CTS #10 US1_RTS #9 LEU0_TX #14 LEU0_RX #13 I2C0_SDA #14 I2C0_SCL #13 | FRC_DCLK #14 FRC_DOUT #13 FRC_DFRAME #12 MODEM_DCLK #14 MODEM_DIN #13 MODEM_DOUT #12 MODEM_ANT0 #11 MODEM_ANT1 #10 | PRS_CH0 #11 PRS_CH9 #14 PRS_CH10 #3 PRS_CH11 #2 ACMP0_O #14 ACMP1_O #14 | | | | | | | PC10 | BUSBY BUSAX | TIMO_CC0 #15 TIMO_CC1 #14 TIMO_CC2 #13 TIMO_CDTI0 #12 TIMO_CDTI1 #11 TIMO_CDTI2 #10 TIM1_CC0 #15 TIM1_CC1 #14 TIM1_CC2 #13 TIM1_CC3 #12 WTIM0_CC0 #30 WTIM0_CC1 #28 WTIM0_CC1 #28 WTIM0_CDTI0 #22 WTIM0_CDTI0 #22 WTIM0_CDTI1 #20 WTIMO_CDTI1 #20 WTIMO_CDTI2 #18 LETIMO_OUT0 #15 LETIMO_OUT1 #14 PCNT0_S0IN #15 PCNT0_S1IN #14 | US0_TX #15 US0_RX #14 US0_CLK #13 US0_CS #12 US0_CTS #11 US0_RTS #10 US1_TX #15 US1_RX #14 US1_CLK #13 US1_CS #12 US1_CTS #11 US1_RTS #10 LEU0_TX #15 LEU0_RX #14 I2C0_SDA #15 I2C0_SCL #14 | FRC_DCLK #15 FRC_DOUT #14 FRC_DFRAME #13 MODEM_DCLK #15 MODEM_DIN #14 MODEM_DOUT #13 MODEM_ANT0 #12 MODEM_ANT1 #11 | CMU_CLK1 #3 PRS_CH0 #12 PRS_CH9 #15 PRS_CH10 #4 PRS_CH11 #3 ACMP0_O #15 ACMP1_O #15 GPIO_EM4WU12 | | | | | | | GPIO Name | Pin Alternate Functionality / Description | | | | | | | | | |-----------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|--| | | Analog | Timers | Communication | Radio | Other | | | | | | PC11 | BUSAY BUSBX | TIMO_CC0 #16 TIMO_CC1 #15 TIMO_CC2 #14 TIMO_CDTI0 #13 TIMO_CDTI1 #12 TIMO_CDTI2 #11 TIM1_CC0 #16 TIM1_CC1 #15 TIM1_CC3 #13 WTIM0_CC0 #31 WTIM0_CC0 #31 WTIM0_CC1 #29 WTIM0_CC1 #29 WTIM0_CDTI0 #23 WTIM0_CDTI0 #23 WTIM0_CDTI1 #21 WTIM0_CDTI1 #21 WTIM0_OUT1 #15 PCNT0_S0IN #16 PCNT0_S1IN #15 | US0_TX #16<br>US0_RX #15<br>US0_CLK #14<br>US0_CS #13<br>US0_CTS #12<br>US0_RTS #11<br>US1_TX #16<br>US1_RX #15<br>US1_CLK #14<br>US1_CS #13<br>US1_CTS #12<br>US1_RTS #11<br>LEU0_TX #16<br>LEU0_RX #15<br>I2C0_SDA #16<br>I2C0_SCL #15 | FRC_DCLK #16 FRC_DOUT #15 FRC_DFRAME #14 MODEM_DCLK #16 MODEM_DIN #15 MODEM_DOUT #14 MODEM_ANT0 #13 MODEM_ANT1 #12 | CMU_CLK0 #3 PRS_CH0 #13 PRS_CH9 #16 PRS_CH10 #5 PRS_CH11 #4 ACMP0_O #16 ACMP1_O #16 DBG_SWO #3 | | | | | # 6.5 Alternate Functionality Overview A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings and the associated GPIO pin. Refer to 6.4 GPIO Functionality Table for a list of functions available on each GPIO pin. **Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0. Table 6.5. Alternate Functionality Overview | Alternate | | | | LOCA | NOITA | | | | | |---------------|----------------------------------------|----------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | ACMP0_O | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Analog comparator<br>ACMP0, digital out-<br>put. | | ACMP1_O | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Analog comparator<br>ACMP1, digital out-<br>put. | | ADC0_EXTN | 0: PA0 | | | | | | | | Analog to digital converter ADC0 external reference input negative pin. | | ADC0_EXTP | 0: PA1 | | | | | | | | Analog to digital converter ADC0 external reference input positive pin. | | BOOT_RX | 0: PF1 | | | | | | | | Bootloader RX. | | BOOT_TX | 0: PF0 | | | | | | | | Bootloader TX. | | CMU_CLK0 | 0: PA1<br>1: PB15<br>2: PC6<br>3: PC11 | 5: PD14<br>6: PF2<br>7: PF7 | | | | | | | Clock Management<br>Unit, clock output<br>number 0. | | CMU_CLK1 | 0: PA0<br>1: PB14<br>2: PC7<br>3: PC10 | 4: PD10<br>5: PD15<br>6: PF3<br>7: PF6 | | | | | | | Clock Management<br>Unit, clock output<br>number 1. | | CMU_CLKI0 | 0: PB13<br>1: PF7<br>2: PC6 | 4: PA5 | | | | | | | Clock Management<br>Unit, clock input<br>number 0. | | Alternate | | | | LOCA | ATION | | | | | |---------------|-----------------------------------------|----------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | | 0: PF0 | | | | | | | | Debug-interface<br>Serial Wire clock<br>input and JTAG<br>Test Clock. | | DBG_SWCLKTCK | | | | | | | | | Note that this function is enabled to the pin out of reset, and has a built-in pull down. | | DDC CWDIOTMC | 0: PF1 | | | | | | | | Debug-interface<br>Serial Wire data in-<br>put / output and<br>JTAG Test Mode<br>Select. | | DBG_SWDIOTMS | | | | | | | | | Note that this function is enabled to the pin out of reset, and has a built-in pull up. | | | 0: PF2<br>1: PB13<br>2: PD15<br>3: PC11 | | | | | | | | Debug-interface<br>Serial Wire viewer<br>Output. | | DBG_SWO | 3.1011 | | | | | | | | Note that this function is not enabled after reset, and must be enabled by software to be used. | | | 0: PF3 | | | | | | | | Debug-interface<br>JTAG Test Data In. | | DBG_TDI | | | | | | | | | Note that this function becomes available after the first valid JTAG command is received, and has a built-in pull up when JTAG is active. | | | 0: PF2 | | | | | | | | Debug-interface<br>JTAG Test Data<br>Out. | | DBG_TDO | | | | | | | | | Note that this function becomes available after the first valid JTAG command is received. | | FRC_DCLK | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Frame Controller,<br>Data Sniffer Clock. | | Alternate | | | | LOCA | ATION | | | | | |---------------|--------------------------------------|------------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|---------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | FRC_DFRAME | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8 | 12: PC9<br>13: PC10<br>14: PC11 | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1 | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Frame Controller,<br>Data Sniffer Frame<br>active | | FRC_DOUT | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Frame Controller,<br>Data Sniffer Out-<br>put. | | GPIO_EM4WU0 | 0: PF2 | | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU1 | 0: PF7 | | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU4 | 0: PD14 | | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU8 | 0: PA3 | | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU9 | 0: PB13 | | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU12 | 0: PC10 | | | | | | | | Pin can be used to wake the system up from EM4 | | 12C0_SCL | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | I2C0 Serial Clock<br>Line input / output. | | I2C0_SDA | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | I2C0 Serial Data input / output. | | LES_CH2 | 0: PD10 | | | | | | | | LESENSE channel 2. | | LES_CH3 | 0: PD11 | | | | | | | | LESENSE channel 3. | | LES_CH4 | 0: PD12 | | | | | | | | LESENSE channel 4. | | Alternate | | | | LOCA | ATION | | | | | |---------------|--------------------------------------|-----------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | LES_CH5 | 0: PD13 | | | | | | | | LESENSE channel 5. | | LES_CH6 | 0: PD14 | | | | | | | | LESENSE channel 6. | | LES_CH7 | 0: PD15 | | | | | | | | LESENSE channel 7. | | LES_CH8 | 0: PA0 | | | | | | | | LESENSE channel 8. | | LES_CH9 | 0: PA1 | | | | | | | | LESENSE channel 9. | | LES_CH10 | 0: PA2 | | | | | | | | LESENSE channel 10. | | LES_CH11 | 0: PA3 | | | | | | | | LESENSE channel 11. | | LES_CH12 | 0: PA4 | | | | | | | | LESENSE channel 12. | | LES_CH13 | 0: PA5 | | | | | | | | LESENSE channel 13. | | LETIMO_OUTO | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Low Energy Timer<br>LETIM0, output<br>channel 0. | | LETIMO_OUT1 | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Low Energy Timer<br>LETIM0, output<br>channel 1. | | LEU0_RX | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | LEUART0 Receive input. | | LEU0_TX | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | LEUART0 Transmit<br>output. Also used<br>as receive input in<br>half duplex commu-<br>nication. | | Alternate | | | | LOCA | ATION | | | | | |---------------|----------------------------------------|------------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | LFXTAL_N | 0: PB14 | | | | | | | | Low Frequency<br>Crystal (typically<br>32.768 kHz) nega-<br>tive pin. Also used<br>as an optional ex-<br>ternal clock input<br>pin. | | LFXTAL_P | 0: PB15 | | | | | | | | Low Frequency<br>Crystal (typically<br>32.768 kHz) posi-<br>tive pin. | | MODEM_ANT0 | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11 | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9 | 12: PC10<br>13: PC11<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2 | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | MODEM antenna<br>control output 0,<br>used for antenna<br>diversity. | | MODEM_ANT1 | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12 | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6 | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10 | 12: PC11<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3 | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | MODEM antenna<br>control output 1,<br>used for antenna<br>diversity. | | MODEM_DCLK | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | MODEM data clock out. | | MODEM_DIN | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | MODEM data in. | | MODEM_DOUT | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8 | 12: PC9<br>13: PC10<br>14: PC11 | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1 | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | MODEM data out. | | OPA0_N | 0: PA4 | | | | | | | | Operational Amplifier 0 external negative input. | | OPA0_P | 0: PA2 | | | | | | | | Operational Amplifier 0 external positive input. | | OPA1_N | 0: PD15 | | | | | | | | Operational Amplifier 1 external negative input. | | OPA1_P | 0: PD13 | | | | | | | | Operational Amplifier 1 external positive input. | | PCNT0_S0IN | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Pulse Counter<br>PCNT0 input num-<br>ber 0. | | Alternate | | | | LOCA | ATION | | | | | |---------------|------------------------------------------|------------------------------------------|------------------------------------------|----------------------------------------------|----------------------------------|---------------------------------------------|------------------------------------------|------------------------------------------|---------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | PCNT0_S1IN | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Pulse Counter<br>PCNT0 input num-<br>ber 1. | | PRS_CH0 | 0: PF0<br>1: PF1<br>2: PF2<br>3: PF3 | 4: PF4<br>5: PF5<br>6: PF6<br>7: PF7 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9 | 12: PC10<br>13: PC11 | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 0. | | PRS_CH1 | 0: PF1<br>1: PF2<br>2: PF3<br>3: PF4 | 4: PF5<br>5: PF6<br>6: PF7<br>7: PF0 | | | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 1. | | PRS_CH2 | 0: PF2<br>1: PF3<br>2: PF4<br>3: PF5 | 4: PF6<br>5: PF7<br>6: PF0<br>7: PF1 | | | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 2. | | PRS_CH3 | 0: PF3<br>1: PF4<br>2: PF5<br>3: PF6 | 4: PF7<br>5: PF0<br>6: PF1<br>7: PF2 | 9: PD10<br>10: PD11<br>11: PD12 | 12: PD13<br>13: PD14<br>14: PD15 | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 3. | | PRS_CH4 | 1: PD10<br>2: PD11<br>3: PD12 | 4: PD13<br>5: PD14<br>6: PD15 | | | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 4. | | PRS_CH5 | 0: PD10<br>1: PD11<br>2: PD12<br>3: PD13 | 4: PD14<br>5: PD15 | | | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 5. | | PRS_CH6 | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15 | 12: PD10<br>13: PD11<br>14: PD12<br>15: PD13 | 16: PD14<br>17: PD15 | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 6. | | PRS_CH7 | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PA0 | | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 7. | | PRS_CH8 | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PA0<br>10: PA1 | | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 8. | | PRS_CH9 | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11 | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PA0<br>9: PA1<br>10: PA2<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11 | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 9. | | PRS_CH10 | 0: PC6<br>1: PC7<br>2: PC8<br>3: PC9 | 4: PC10<br>5: PC11 | | | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 10. | | PRS_CH11 | 0: PC7<br>1: PC8<br>2: PC9<br>3: PC10 | 4: PC11<br>5: PC6 | | | | | | | Peripheral Reflex<br>System PRS, chan-<br>nel 11. | | Alternate | | | | LOCA | ATION | | | | | |---------------|-----------------------------------------|------------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|---------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | TIMO_CC0 | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Timer 0 Capture<br>Compare input /<br>output channel 0. | | TIM0_CC1 | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Timer 0 Capture<br>Compare input /<br>output channel 1. | | TIM0_CC2 | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8 | 12: PC9<br>13: PC10<br>14: PC11 | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1 | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Timer 0 Capture<br>Compare input /<br>output channel 2. | | TIMO_CDTI0 | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11 | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9 | 12: PC10<br>13: PC11<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2 | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | Timer 0 Complimentary Dead Time Insertion channel 0. | | TIM0_CDTI1 | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12 | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6 | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10 | 12: PC11<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3 | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | Timer 0 Complimentary Dead Time Insertion channel 1. | | TIM0_CDTI2 | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 4: PB14<br>5: PB15<br>6: PC6<br>7: PC7 | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11 | 13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0 | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4 | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0 | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | Timer 0 Complimentary Dead Time Insertion channel 2. | | TIM1_CC0 | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | Timer 1 Capture<br>Compare input /<br>output channel 0. | | TIM1_CC1 | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | Timer 1 Capture<br>Compare input /<br>output channel 1. | | TIM1_CC2 | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8 | 12: PC9<br>13: PC10<br>14: PC11 | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1 | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | Timer 1 Capture<br>Compare input /<br>output channel 2. | | TIM1_CC3 | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11 | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9 | 12: PC10<br>13: PC11<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2 | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | Timer 1 Capture<br>Compare input /<br>output channel 3. | | US0_CLK | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8 | 12: PC9<br>13: PC10<br>14: PC11 | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1 | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | USART0 clock in-<br>put / output. | | US0_CS | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11 | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9 | 12: PC10<br>13: PC11<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2 | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | USART0 chip se-<br>lect input / output. | | US0_CTS | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12 | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6 | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10 | 12: PC11<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3 | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | USARTO Clear To<br>Send hardware<br>flow control input. | | Alternate | | | | LOCA | ATION | | | | | |---------------|-----------------------------------------|------------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | US0_RTS | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 4: PB14<br>5: PB15<br>6: PC6<br>7: PC7 | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11 | 13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0 | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4 | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0 | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | USART0 Request<br>To Send hardware<br>flow control output. | | US0_RX | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | USARTO Asynchro-<br>nous Receive. USARTO Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO). | | US0_TX | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | USARTO Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.<br>USARTO Synchro-<br>nous mode Master<br>Output / Slave In-<br>put (MOSI). | | US1_CLK | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | 4: PB11<br>5: PB12<br>6: PB13<br>7: PB14 | 8: PB15<br>9: PC6<br>10: PC7<br>11: PC8 | 12: PC9<br>13: PC10<br>14: PC11 | 16: PD10<br>17: PD11<br>18: PD12<br>19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1 | 24: PF2<br>25: PF3<br>26: PF4<br>27: PF5 | 28: PF6<br>29: PF7<br>30: PA0<br>31: PA1 | USART1 clock in-<br>put / output. | | US1_CS | 0: PA3<br>1: PA4<br>2: PA5<br>3: PB11 | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | 8: PC6<br>9: PC7<br>10: PC8<br>11: PC9 | 12: PC10<br>13: PC11<br>15: PD10 | 16: PD11<br>17: PD12<br>18: PD13<br>19: PD14 | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2 | 24: PF3<br>25: PF4<br>26: PF5<br>27: PF6 | 28: PF7<br>29: PA0<br>30: PA1<br>31: PA2 | USART1 chip select input / output. | | US1_CTS | 0: PA4<br>1: PA5<br>2: PB11<br>3: PB12 | 4: PB13<br>5: PB14<br>6: PB15<br>7: PC6 | 8: PC7<br>9: PC8<br>10: PC9<br>11: PC10 | 12: PC11<br>14: PD10<br>15: PD11 | 16: PD12<br>17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3 | 24: PF4<br>25: PF5<br>26: PF6<br>27: PF7 | 28: PA0<br>29: PA1<br>30: PA2<br>31: PA3 | USART1 Clear To<br>Send hardware<br>flow control input. | | US1_RTS | 0: PA5<br>1: PB11<br>2: PB12<br>3: PB13 | 4: PB14<br>5: PB15<br>6: PC6<br>7: PC7 | 8: PC8<br>9: PC9<br>10: PC10<br>11: PC11 | 13: PD10<br>14: PD11<br>15: PD12 | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0 | 20: PF1<br>21: PF2<br>22: PF3<br>23: PF4 | 24: PF5<br>25: PF6<br>26: PF7<br>27: PA0 | 28: PA1<br>29: PA2<br>30: PA3<br>31: PA4 | USART1 Request<br>To Send hardware<br>flow control output. | | US1_RX | 0: PA1<br>1: PA2<br>2: PA3<br>3: PA4 | 4: PA5<br>5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15<br>10: PC6<br>11: PC7 | 12: PC8<br>13: PC9<br>14: PC10<br>15: PC11 | 17: PD10<br>18: PD11<br>19: PD12 | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3<br>27: PF4 | 28: PF5<br>29: PF6<br>30: PF7<br>31: PA0 | USART1 Asynchro-<br>nous Receive. USART1 Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO). | | US1_TX | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5<br>6: PB11<br>7: PB12 | 8: PB13<br>9: PB14<br>10: PB15<br>11: PC6 | 12: PC7<br>13: PC8<br>14: PC9<br>15: PC10 | 16: PC11<br>18: PD10<br>19: PD11 | 20: PD12<br>21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 | 28: PF4<br>29: PF5<br>30: PF6<br>31: PF7 | USART1 Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.<br>USART1 Synchro-<br>nous mode Master<br>Output / Slave In-<br>put (MOSI). | | Alternate | LOCATION | | | | | | | | | |--------------------------------------|--------------------------------------|------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------| | Functionality | 0 - 3 | 4 - 7 | 8 - 11 | 12 - 15 | 16 - 19 | 20 - 23 | 24 - 27 | 28 - 31 | Description | | VDAC0_EXT | 0: PA1 | | | | | | | | Digital to analog<br>converter VDAC0<br>external reference<br>input pin. | | VDAC0_OUT0 /<br>OPA0_OUT | 0: PA3 | | | | | | | | Digital to Analog<br>Converter DAC0<br>output channel<br>number 0. | | VDAC0_OUT0AL<br>T / OPA0_OUT-<br>ALT | 0: PA5<br>1: PD13<br>2: PD15 | | | | | | | | Digital to Analog<br>Converter DAC0 al-<br>ternative output for<br>channel 0. | | VDAC0_OUT1 /<br>OPA1_OUT | 0: PD14 | | | | | | | | Digital to Analog<br>Converter DAC0<br>output channel<br>number 1. | | VDAC0_OUT1AL<br>T / OPA1_OUT-<br>ALT | 0: PD12<br>1: PA2<br>2: PA4 | | | | | | | | Digital to Analog<br>Converter DAC0 al-<br>ternative output for<br>channel 1. | | WTIM0_CC0 | 0: PA0<br>1: PA1<br>2: PA2<br>3: PA3 | 4: PA4<br>5: PA5 | | 15: PB11 | 16: PB12<br>17: PB13<br>18: PB14<br>19: PB15 | | 26: PC6<br>27: PC7 | 28: PC8<br>29: PC9<br>30: PC10<br>31: PC11 | Wide timer 0 Capture Compare input / output channel 0. | | WTIM0_CC1 | 0: PA2<br>1: PA3<br>2: PA4<br>3: PA5 | | | 13: PB11<br>14: PB12<br>15: PB13 | 16: PB14<br>17: PB15 | | 24: PC6<br>25: PC7<br>26: PC8<br>27: PC9 | 28: PC10<br>29: PC11 | Wide timer 0 Capture Compare input / output channel 1. | | WTIM0_CC2 | 0: PA4<br>1: PA5 | | 11: PB11 | 12: PB12<br>13: PB13<br>14: PB14<br>15: PB15 | | 22: PC6<br>23: PC7 | 24: PC8<br>25: PC9<br>26: PC10<br>27: PC11 | 30: PD10<br>31: PD11 | Wide timer 0 Capture Compare input / output channel 2. | | WTIM0_CDTI0 | | 7: PB11 | 8: PB12<br>9: PB13<br>10: PB14<br>11: PB15 | | 18: PC6<br>19: PC7 | 20: PC8<br>21: PC9<br>22: PC10<br>23: PC11 | 26: PD10<br>27: PD11 | 28: PD12<br>29: PD13<br>30: PD14<br>31: PD15 | Wide timer 0 Complimentary Dead Time Insertion channel 0. | | WTIM0_CDTI1 | | 5: PB11<br>6: PB12<br>7: PB13 | 8: PB14<br>9: PB15 | | 16: PC6<br>17: PC7<br>18: PC8<br>19: PC9 | 20: PC10<br>21: PC11 | 24: PD10<br>25: PD11<br>26: PD12<br>27: PD13 | 28: PD14<br>29: PD15<br>30: PF0<br>31: PF1 | Wide timer 0 Complimentary Dead Time Insertion channel 1. | | WTIM0_CDTI2 | 3: PB11 | 4: PB12<br>5: PB13<br>6: PB14<br>7: PB15 | | 14: PC6<br>15: PC7 | 16: PC8<br>17: PC9<br>18: PC10<br>19: PC11 | 22: PD10<br>23: PD11 | 24: PD12<br>25: PD13<br>26: PD14<br>27: PD15 | 28: PF0<br>29: PF1<br>30: PF2<br>31: PF3 | Wide timer 0 Complimentary Dead Time Insertion channel 2. | Certain alternate function locations may have non-interference priority. These locations will take precedence over any other functions selected on that pin (i.e. another alternate function enabled to the same pin inadvertently). Some alternate functions may also have high speed priority on certain locations. These locations ensure the fastest possible paths to the pins for timing-critical signals. The following table lists the alternate functions and locations with special priority. # Table 6.6. Alternate Functionality Priority | Alternate Functionality | Location | Priority | |-------------------------|----------|------------| | CMU_CLKI0 | 1: PF7 | High Speed | #### 6.6 Analog Port (APORT) Client Maps The Analog Port (APORT) is an infrastructure used to connect chip pins with on-chip analog clients such as analog comparators, ADCs, DACs, etc. The APORT consists of a set of shared buses, switches, and control logic needed to configurably implement the signal routing. Figure 6.4 APORT Connection Diagram on page 145 shows the APORT routing for this device family (note that available features may vary by part number). A complete description of APORT functionality can be found in the Reference Manual. Figure 6.4. APORT Connection Diagram Client maps for each analog circuit using the APORT are shown in the following tables. The maps are organized by bus, and show the peripheral's port connection, the shared bus, and the connection from specific bus channel numbers to GPIO pins. In general, enumerations for the pin selection field in an analog peripheral's register can be determined by finding the desired pin connection in the table and then combining the value in the Port column (APORT ), and the channel identifier (CH ). For example, if pin PF7 is available on port APORT2X as CH23, the register field enumeration to connect to PF7 would be APORT2XCH23. The shared bus used by this connection is indicated in the Bus column. Table 6.7. ACMP0 Bus and Pin Mapping | Port | Bus | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----| | APORT1X | BUSAX | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT1Y | BUSAY | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2X | BUSBX | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2Y | BUSBY | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT3X | BUSCX | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | APORT3Y | BUSCY | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4X | BUSDX | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4Y | BUSDY | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | # Table 6.8. ACMP1 Bus and Pin Mapping | Port | Bus | CH31 | СН30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----| | APORT1X | BUSAX | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | BC8 | | 9OA | | | | | | | | APORT1Y | BUSAY | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2X | BUSBX | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2Y | BUSBY | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT3X | BUSCX | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | APORT3Y | BUSCY | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4X | BUSDX | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4Y | BUSDY | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | Table 6.9. ADC0 Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----| | APORT1X | BUSAX | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT1Y | BUSAY | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2X | BUSBX | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2Y | BUSBY | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT3X | BUSCX | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | APORT3Y | BUSCY | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4X | BUSDX | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4Y | BUSDY | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | Table 6.10. IDAC0 Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----| | APORT1X | BUSCX | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | APORT1Y | BUSCY | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | 6ДА | | Table 6.11. VDAC0 / OPA Bus and Pin Mapping | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----| | ОР | A0_ | N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2Y | BUSBY | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT3Y | BUSCY | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4Y | BUSDY | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | ОР | A0_ | Р | • | | | • | | • | ' | | • | | | | • | | | | | | | • | | | | • | | • | • | | ' | , | | | APORT1X | BUSAX | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT2X | BUSBX | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT3X | BUSCX | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | APORT4X | BUSDX | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | СН8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----| | OP | A1_ | N | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2Y | BUSBY | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT3Y | BUSCY | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4Y | BUSDY | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | OP | A1_ | P | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1X | BUSAX | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT2X | BUSBX | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT3X | BUSCX | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | APORT4X | BUSDX | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | VD | AC | 0_0 | UT0 | / OI | PA0 | _0L | JT | | • | | | • | | | • | | | • | | | • | | | | | • | | | | | | | | | APORT1Y | BUSAY | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2Y | BUSBY | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT3Y | BUSCY | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | 6ОА | | | APORT4Y | BUSDY | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | | Port | Bus | CH31 | CH30 | CH29 | CH28 | CH27 | CH26 | CH25 | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | СНЭ | CH8 | CH7 | СН6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | |---------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|-----|-----|------|------|------|------|------|------|-----|-----| | VD | AC | )_O | JT1 | / OI | PA1 | _0L | JT | | | | | | | | | | | | | | | | | | | | | | | | | | | | APORT1Y | BUSAY | | | | | | | | | PF7 | | PF5 | | PF3 | | PF1 | | | | | | PC11 | | PC9 | | PC7 | | | | | | | | | APORT2Y | BUSBY | | | | | | | | | | PF6 | | PF4 | | PF2 | | PF0 | | | | | | PC10 | | PC8 | | PC6 | | | | | | | | APORT3Y | BUSCY | PB15 | | PB13 | | PB11 | | | | | | | | | | | | | | PA5 | | PA3 | | PA1 | | PD15 | | PD13 | | PD11 | | PD9 | | | APORT4Y | BUSDY | | PB14 | | PB12 | | | | | | | | | | | | | | | | PA4 | | PA2 | | PA0 | | PD14 | | PD12 | | PD10 | | | # 7. QFN48 Package Specifications ## 7.1 QFN48 Package Dimensions Figure 7.1. QFN48 Package Drawing Table 7.1. QFN48 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | | |-----------|------|----------|------|--|--|--|--|--|--|--| | A | 0.80 | 0.85 | 0.90 | | | | | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | | | | | | A3 | | 0.20 REF | | | | | | | | | | b | 0.18 | 0.25 | 0.30 | | | | | | | | | D | 6.90 | 7.00 | 7.10 | | | | | | | | | Е | 6.90 | 7.00 | 7.10 | | | | | | | | | D2 | 4.60 | 4.70 | 4.80 | | | | | | | | | E2 | 4.60 | 4.70 | 4.80 | | | | | | | | | е | | 0.50 BSC | | | | | | | | | | L | 0.30 | 0.40 | 0.50 | | | | | | | | | К | 0.20 | _ | _ | | | | | | | | | R | 0.09 | _ | 0.14 | | | | | | | | | aaa | | 0.15 | | | | | | | | | | bbb | | 0.10 | | | | | | | | | | ccc | | 0.10 | | | | | | | | | | ddd | 0.05 | | | | | | | | | | | eee | 0.08 | | | | | | | | | | | fff | | 0.10 | | | | | | | | | | NI-4 | | | | | | | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ### 7.2 QFN48 PCB Land Pattern Figure 7.2. QFN48 PCB Land Pattern Drawing Table 7.2. QFN48 PCB Land Pattern Dimensions | Dimension | Тур | |-----------|------| | S1 | 6.01 | | S | 6.01 | | L1 | 4.70 | | W1 | 4.70 | | е | 0.50 | | W | 0.26 | | L | 0.86 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 7. A 4x4 array of 0.75 mm square openings on a 1.00 mm pitch can be used for the center ground pad. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 7.3 QFN48 Package Marking Figure 7.3. QFN48 Package Marking The package marking consists of: - PPPPPPPP The part number designation. - 1. Family Code (B | M | F) - 2. G (Gecko) - 3. Series (1, 2,...) - 4. Device Configuration (1, 2,...) - 5. Performance Grade (P | B | V) - 6. Feature Code (1 to 7) - 7. TRX Code (3 = TXRX | 2= RX | 1 = TX) - 8. Band (1 = Sub-GHz | 2 = 2.4 GHz | 3 = Dual-band) - 9. Flash (J = 1024K | H = 512K | G = 256K | F = 128K | E = 64K | D = 32K) - 10. Temperature Grade (G = -40 to 85 | I = -40 to 125) - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - TTTTTT A trace or manufacturing code. The first letter is the device revision. # 8. QFN32 Package Specifications ## 8.1 QFN32 Package Dimensions Figure 8.1. QFN32 Package Drawing Table 8.1. QFN32 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | |-----------|------|----------|------|--|--|--|--|--|--| | A | 0.80 | 0.85 | 0.90 | | | | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | | | | | A3 | | 0.20 REF | | | | | | | | | b | 0.18 | 0.25 | 0.30 | | | | | | | | D/E | 4.90 | 5.00 | 5.10 | | | | | | | | D2/E2 | 3.40 | 3.50 | 3.60 | | | | | | | | Е | | 0.50 BSC | | | | | | | | | L | 0.30 | 0.40 | 0.50 | | | | | | | | К | 0.20 | _ | _ | | | | | | | | R | 0.09 | _ | 0.14 | | | | | | | | aaa | | 0.15 | | | | | | | | | bbb | | 0.10 | | | | | | | | | ccc | 0.10 | | | | | | | | | | ddd 0.05 | | | | | | | | | | | eee | | 0.08 | | | | | | | | | fff | | 0.10 | | | | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.2 QFN32 PCB Land Pattern Figure 8.2. QFN32 PCB Land Pattern Drawing Table 8.2. QFN32 PCB Land Pattern Dimensions | Dimension | Тур | |-----------|------| | S1 | 4.01 | | S | 4.01 | | L1 | 3.50 | | W1 | 3.50 | | е | 0.50 | | W | 0.26 | | L | 0.86 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 7. A 3x3 array of 0.85 mm square openings on a 1.00 mm pitch can be used for the center ground pad. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 8.3 QFN32 Package Marking Figure 8.3. QFN32 Package Marking The package marking consists of: - PPPPPPPP The part number designation. - 1. Family Code (B | M | F) - 2. G (Gecko) - 3. Series (1, 2,...) - 4. Device Configuration (1, 2,...) - 5. Performance Grade (P | B | V) - 6. Feature Code (1 to 7) - 7. TRX Code (3 = TXRX | 2= RX | 1 = TX) - 8. Band (1 = Sub-GHz | 2 = 2.4 GHz | 3 = Dual-band) - 9. Flash (J = 1024K | H = 512K | G = 256K | F = 128K | E = 64K | D = 32K) - 10. Temperature Grade (G = -40 to 85 | I = -40 to 125) - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - TTTTTT A trace or manufacturing code. The first letter is the device revision. # 9. Revision History #### 9.1 Revision 1.0 October, 2017 - Removed Confidential watermark. - System Overview: Memory maps updated with LE peripherals and new formatting. - Absolute Maximum Ratings Table: Added footnote to clarify V<sub>DIGPIN</sub> specification for 5V tolerant GPIO. - Updated all specification table values, conditions, and footnotes according to latest characterization data, spec standards, and production test limits. - Sub-GHz RF Receiver Characteristics for 868 MHz Band Table: Removed BPSK DSSS signal specifications from table and footnotes. - · Updated pinout table formatting. ### 9.2 Revision 0.1 June 21, 2017 Initial release. loT Portfolio www.silabs.com/loT **SW/HW**www.silabs.com/simplicity Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA